STA662 STMicroelectronics, STA662 Datasheet - Page 9

no-image

STA662

Manufacturer Part Number
STA662
Description
Audio Transmitters, Receivers, Transceivers AM/FM, DAB/DAB+/DMB-A, DRM Multi-Standard Digital Radio Receiver
Manufacturer
STMicroelectronics
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
STA662
Manufacturer:
ST
0
STA662
1.5.5
1.5.6
1.5.7
The Emerald DSP is connected to the AHB bus matrix through an AHB slave port.
Debugging of the software running on the DSP-Emerald is possible through the JTAG
interface.
IPBUS subsytem
The IPBUS is a multi-master bus, connecting hardware accelerators for AM/FM and Audio
processing, the DSP-Emerald subsystem and the AMBA subsystem. Access to the IPBUS
is controlled by a dedicated arbiter module (ARB).
Potential bus masters are:
The IPBUS subsystem is connected to the AHB bus matrix through the AHB2IPBUS Bridge.
Embedded memories
STA662 offers a flexible solution for allocating memories to the cores or IPs.
Default configuration is:
AHB memories are available for both the AHB mapped cores: ARM946 and STxP70.
DAB-IP de-interleaving memory if not used for the DAB channel decoding can be remapped
as ARM TCM or AHB memory.
Part of the AHB memory can be remapped as ARM946 TCM.
STxP70 L2 memory and D-TCM are mapped on the AHB and then available for the AHB
masters.
Emerald memories are mapped on the AHB and available for the AHB masters.
SDR-SDRAM controller
STA662 embeds an SDR-SDRAM controller. The controller is connected to the AHB multi
layer architecture so that it expands the memory available for both the AHB mapped cores:
ARM946 and STxP70.
SDRAM controller clock is selectable by a top level register between four different
possibilities: full rate, which corresponds to the ARM9 core frequency (131.328 MHz), or this
frequency divided by a factor 2, 4 or 8.
The BCO (Bus COntrol) unit is used for managing the IPBUS transfers. This unit
provides one set of programmable (synchronous or isochronous) transfers
The ARM946 which is intended as STA662 system controller
The DMA channels for data exchange
The STxp70 for specific data processing
The SPI debug interface for debugging and monitoring the subsystem
8KB+128KB of D and I TCMs and 8KB+16KB of D & P caches for the ARM core
160KB of DTCM, 8KB Pcache and 64KB L2 program memory for the STxP70 DSP
18 KB+18KB X & Y RAM, 24 KB PRAM and 64 KB PROM for the Emerald core
64 KB of AHB ROM and 256 KB of AHB RAM
2 x 256KB of de-interleaving memory for the DAB-IP
Doc ID 023407 Rev 1
Description
9/24

Related parts for STA662