24LCS22A-I/SN Microchip Technology, 24LCS22A-I/SN Datasheet - Page 12

no-image

24LCS22A-I/SN

Manufacturer Part Number
24LCS22A-I/SN
Description
IC EEPROM 2KBIT 400KHZ 8SOIC
Manufacturer
Microchip Technology
Datasheets

Specifications of 24LCS22A-I/SN

Memory Size
2K (256 x 8)
Package / Case
8-SOIC (3.9mm Width)
Operating Temperature
-40°C ~ 85°C
Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Speed
100kHz, 400kHz
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Organization
256 K x 8
Interface Type
I2C
Maximum Clock Frequency
0.1 MHz
Access Time
3500 ns
Supply Voltage (max)
5.5 V
Supply Voltage (min)
2.5 V
Maximum Operating Current
3 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Operating Supply Voltage
2.5 V, 5.5 V
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
24LCS22A-I/SNG
24LCS22A-I/SNG
24LCS22AI/SN

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
24LCS22A-I/SN
Manufacturer:
MICROCHIP
Quantity:
12 000
Part Number:
24LCS22A-I/SN
Manufacturer:
MIC
Quantity:
20 000
24LCS22A
6.0
When using the 24LCS22A in the Bidirectional mode,
the VCLK pin can be used as a write-protect control
pin. Setting VCLK high allows normal write operations,
while setting VCLK low prevents writing to any location
in the array. Connecting the VCLK pin to V
allow the 24LCS22A to operate as a serial ROM,
although this configuration would prevent using the
device in the Transmit-Only mode.
Additionally, pin 3 performs a flexible write-protect
function. The 24LCS22A contains a write protection
control fuse whose factory default state is cleared.
Writing any data to address 7Fh (normally the
checksum in DDC applications) sets the fuse which
enables the WP pin. Until this fuse is set, the
24LCS22A is always write enabled (if VCLK = 1). After
the fuse is set, the write capability of the 24LCS22A is
determined by both VCLK and WP pins (Table 6-1).
TABLE 6-1:
DS21682E-page 12
VCLK
0
1
1
1
WRITE PROTECTION
1/open
WP
X
X
0
WRITE-PROTECT TRUTH
TABLE
7Fh Written
Address
Yes
No
X
X
Read-only
Read-only
00h-7Fh
Mode
R/W
R/W
for
SS
would
7.0
Read operations are initiated in the same way as write
operations with the exception that the R/W bit of the
slave address is set to one. There are three basic types
of read operations: current address read, random read
and sequential read.
7.1
The 24LCS22A contains an address counter that
maintains the address of the last word accessed,
internally incremented by one. Therefore, if the
previous access (either a read or write operation) was
to address n, the next current address read operation
would access data from address n + 1. Upon receipt of
the slave address with R/W bit set to one, the
24LCS22A issues an acknowledge and transmits the
eight bit data word. The master will not acknowledge
the transfer, but does generate a Stop condition and the
24LCS22A discontinues transmission (Figure 7-1).
FIGURE 7-1:
7.2
Random read operations allow the master to access
any memory location in a random manner. To perform
this type of read operation, first the word address must
be set. This is done by sending the word address to the
24LCS22A as part of a write operation. After the word
address is sent, the master generates a Start condition
following the acknowledge. This terminates the write
operation, but not before the internal Address Pointer is
set. Then the master issues the control byte again but
with the R/W bit set to a one. The 24LCS22A will then
issue an acknowledge and transmits the 8-bit data
word. The master will not acknowledge the transfer, but
does generate a Stop condition and the 24LCS22A
discontinues transmission (Figure 7-2).
Bus Activity
Master
SDA Line
Bus Activity
READ OPERATION
Current Address Read
Random Read
S
T
A
R
T
S
1 0 1 0 0 0 0 1
CURRENT ADDRESS
READ
Control
© 2009 Microchip Technology Inc.
Byte
C
A
K
Data n
N
O
C
A
K
S
T
O
P
P

Related parts for 24LCS22A-I/SN