MT18VDVF12872DY-335D4 Micron Technology Inc, MT18VDVF12872DY-335D4 Datasheet - Page 23

no-image

MT18VDVF12872DY-335D4

Manufacturer Part Number
MT18VDVF12872DY-335D4
Description
MODULE DDR 1GB 184DIMM VLP
Manufacturer
Micron Technology Inc
Datasheet

Specifications of MT18VDVF12872DY-335D4

Memory Type
DDR SDRAM
Memory Size
1GB
Speed
333MT/s
Package / Case
184-DIMM
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
PDF: 09005aef81c73825/Source: 09005aef81c73837
DVF18C64_128x72D_2.fm - Rev. A 8/05 EN
16.
17. The intent of the Don’t Care state after completion of the postamble is that the DQS-
18. This is not a device limit. The device will operate with a negative value, but system
19. It is recommended that DQS be valid (HIGH or LOW) on or before the WRITE com-
20. MIN (
21. The refresh period is 64ms. This equates to an average refresh rate of 7.8125µs. How-
22. The valid data window is derived by achieving other specifications:
23. Each byte lane has a corresponding DQS.
24. This limit is actually a nominal value and does not result in a fail value. CKE is HIGH
25. To maintain a valid level, the transitioning edge of the input must:
26. JEDEC specifies CK and CK# input slew rate must be ≥ 1 V/ns (2 V/ns differentially).
27. DQ and DM input slew rates must not deviate from DQS by more than 10 percent. If
28. V
29. The clock is allowed up to ±150ps of jitter. Each timing parameter is allowed to vary by
30.
31. READs and WRITEs with auto precharge are not allowed to be issued until
t
tions. These parameters are not referenced to a specific voltage level, but specify
when the device output is no longer driving (HZ) or begins driving (LZ).
driven signal should either be high, low, or high-Z and that any signal transition
within the input switching region must follow valid input requirements. If DQS transi-
tions to HIGH above V
MIN prior to
performance could be degraded due to bus turnaround.
mand. The case shown (DQS going from High-Z to logic LOW) applies when no
WRITEs were previously in progress on the bus. If a previous WRITE was in progress,
DQS could be HIGH during this time, depending on
minimum absolute value for the respective parameter.
ments is the largest multiple of
ever, an AUTO REFRESH command must be asserted at least once every 70.3µs; burst
refreshing or posting by the DRAM controller greater than eight refresh cycles is not
allowed.
t
tional with the clock duty cycle and a practical data valid window can be derived. The
clock is allowed a maximum duty cycle variation of 45/55, beyond which functionality
is uncertain. Figure 7, Derating Data Valid Window (tQH - tDQSQ), shows derating
curves.
during REFRESH command period (
standby).
the DQ/DM/DQS slew rate is less than 0.5 V/ns, timing must be derated: 50ps must be
added to
V/ns, functionality is uncertain. For -335, slew rates must be ≥ 0.5 V/ns.
the same amount.
t
device CK and CK# inputs, collectively during bank active.
can be satisfied prior to the internal precharge command being issued.
HZ and
DQSQ, and
HP min is the lesser of
b. Reach at least the target AC level.
a. Sustain a constant slew rate from the current AC level through to the target AC
c. After the AC target level is reached, continue to maintain at least the target DC
DD
level, V
must not vary more than 4 percent if CKE is not active while any bank is active.
level, V
t
RC or
t
t
LZ transitions occur in the same access time windows as valid data transi-
DS and
IL
t
IL
t
(AC) or V
RFC) for I
t
QH (
DQSH (MIN).
(DC) or V
t
t
DH for each 100 mV/ns reduction in slew rate. If slew rate exceeds 4
QH =
IH
IH
DD
512MB, 1GB: (x72, DR) 184-Pin DDR VLP RDIMM
IH
(AC).
t
(DC) MIN, then it must not transition to LOW below V
HP -
(DC).
measurements is the smallest multiple of
t
CL minimum and
23
t
QHS). The data valid window derates directly porpor-
t
CK that meets the maximum absolute value for
Micron Technology, Inc., reserves the right to change products or specifications without notice.
t
RFC [MIN]) else CKE is LOW (i.e., during
t
CH minimum actually applied to the
t
DQSS.
©2003, 2004, 2005 Micron Technology, Inc. All rights reserved.
t
RAS (MAX) for I
t
CK that meets the
DD
t
HP (
t
RAS (MIN)
measure-
Notes
IH
t
CK/2),
t
RAS.
(DC)

Related parts for MT18VDVF12872DY-335D4