CDB5451A Cirrus Logic Inc, CDB5451A Datasheet - Page 3

no-image

CDB5451A

Manufacturer Part Number
CDB5451A
Description
EVAL BOARD CS5451A 6CH ADC
Manufacturer
Cirrus Logic Inc
Datasheets

Specifications of CDB5451A

Number Of Adc's
6
Number Of Bits
6
Data Interface
Serial
Inputs Per Adc
2 Differential
Input Range
1.6 Vpp
Power (typ) @ Conditions
27mW @ 3 V
Voltage Supply Source
Analog and Digital, Dual ±
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
CS5451A
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
598-1009
1.
DS635F3
Clock Generator
Master Clock Input
Control Pins and Serial Data I/O
Serial Clock Output
Serial Data Output
Frame Sync
Serial Port Enable
Current Input Gain
Output Word Rate Select
Reset
Analog Inputs/Outputs
Voltage Reference Input
Voltage Reference Output
Differential Voltage Inputs
Differential Current Inputs
Power Supply Connections
Analog Ground
Positive Analog Supply
Negative Analog Supply
Charge Pump Drive
Digital Ground
Positive Digital Supply
PIN DESCRIPTION
Differential Voltage Input 3
Differential Voltage Input 3
Differential Current Input 3
Differential Current Input 3
Negative Analog Supply
Positive Analog Supply
Serial Clock Output
Serial Data Output
Current Input Gain
Serial Port Enable
Reference Output
Reference Input
Analog Ground
22,21
20,19
11,12
18,17
13,14
16,15
26
Frame Sync
25
23
24
10
27
28
1
2
3
4
5
7
8
6
9
XIN - External clock signal or oscillator input.
SCLK - Serial port clock signal that determines the output data rate for SDO pin. Rate of SCLK is
dependent on the XIN frequency and state of OWRS pin.
SDO -Serial port data output pin. Data will be output at a rate defined by SCLK.
FSO - Framing signal indicates when data samples are about to be transmitted on the SDO pin.
SE - When SE is low, the output pins of the serial port are tri-stated.
GAIN - A logic high sets current channel gain to 1, a logic low sets the gain to 20. If no connection
is made to this pin, it will default to logic low level (through internal 200 kΩ resistor to DGND).
OWRS - A logic low sets the output word rate (OWR) to XIN/2048 (Hz). A logic high sets the
OWR to XIN/1024 (Hz). If no connection is made to this pin, then OWRS will default to logic low
level (through internal 200 kΩ resistor to DGND).
RESET - Low activates Reset, all internal registers are set to their default states.
VREFIN - The input to this pin establishes the voltage reference for the on-chip modulator.
VREFOUT - The on-chip voltage reference output. The voltage reference has a nominal magni-
tude of 1.2 V and is referenced to the AGND pin on the converter.
VIN3+, VIN3- - Differential analog input pins for the voltage channel 3.
VIN2+, VIN2- - Differential analog input pins for the voltage channel 2.
VIN1+, VIN1- - Differential analog input pins for the voltage channel 1.
IIN3+, IIN3- - Differential analog input pins for the current channel 3.
IIN2+, IIN2- - Differential analog input pins for the current channel 2.
IIN1+, IIN1- - Differential analog input pins for the current channel 1.
AGND - Analog ground.
VA+ - The positive analog supply. Typical +3 V ±10% relative to AGND.
VA- - The negative analog supply. Typical -2 V ±10% relative to AGND.
CPD - Designed to drive external charge pump circuitry that will produce a negative analog sup-
ply (VA-)voltage.
DGND - Digital Ground.
VD+ - The positive digital supply. Typical +3 V ±10% relative to AGND.
VREFOUT
VREFIN
AGND
VIN3+
SCLK
VIN3-
GAIN
IIN3+
SDO
IIN3-
FSO
VA -
VA+
SE
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
VD+
DGND
CPD
XIN
RESET
OWRS
VIN1+
VIN1-
IIN1+
IIN1-
VIN2+
VIN2-
IIN2+
IIN2-
Digital Supply
Digital Ground
Charge Pump Drive
Master Clock
Reset
Output Word Rate Select
Differential Voltage Input 1
Differential Voltage Input 1
Differential Current Input 1
Differential Current Input 1
Differential Voltage Input 2
Differential Voltage Input 2
Differential Current Input 2
Differential Current Input 2
CS5451A
3

Related parts for CDB5451A