CDB5451A Cirrus Logic Inc, CDB5451A Datasheet - Page 9

no-image

CDB5451A

Manufacturer Part Number
CDB5451A
Description
EVAL BOARD CS5451A 6CH ADC
Manufacturer
Cirrus Logic Inc
Datasheets

Specifications of CDB5451A

Number Of Adc's
6
Number Of Bits
6
Data Interface
Serial
Inputs Per Adc
2 Differential
Input Range
1.6 Vpp
Power (typ) @ Conditions
27mW @ 3 V
Voltage Supply Source
Analog and Digital, Dual ±
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
CS5451A
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
598-1009
4.
4.1
The CS5451A is equipped with six fully differential input
channels. The inputs VIN(1-3)± and IIN(1-3)± are des-
ignated as the voltage and current channel inputs, re-
spectively. The full-scale differential input voltage for
the current and voltage channel is ±800 mV
(gain = 1x).
4.1.1
The output of the line voltage resistive divider or trans-
former is connected to the VIN(1-3)+ and VIN(1-3)- in-
put pins of the CS5451A. The voltage channels are
equipped with a 1x fixed gain amplifier. The full-scale
signal level that can be applied to the voltage channel is
±800 mV. If the input signal is a sine wave the maximum
RMS voltage is:
which is approximately 70.7% of maximum peak volt-
age.
4.1.2
The output of the current sense resistor or transformer
is connected to the IIN(1-3)+ and IIN(1-3)- input pins of
the CS5451A. To accommodate different current-sens-
ing devices the current channels incorporates a pro-
grammable gain amplifier (PGA) that can be set to one
of two input ranges. Input pin GAIN (see Table 1) define
the PGA’s two gain selections and corresponding max-
imum input signal level.
4.2
The decimating digital filter samples the modulator bit
stream at XIN/8 and produces a fixed output word rate.
The digital filters are implemented as sinc
the following transfer function:
DS635F3
FUNCTIONAL DESCRIPTION
Table 1. Current Channel PGA Setting
Analog Inputs
Digital Filters
Voltage Channel
Current Channel
GAIN
0
1
800mV
-----------------
H z ( )
2
Maximum Input Range
P
=
±800mV
±40mV
565.69mV
1 z
--------------------- -
1 z
DR
1
RMS
3
20x
1x
3
filters with
P
The decimation rate is determined by the exponent DR
(see Table 2).
The output word rate (OWR) is selected by the OWRS
pin and defined by Table 2.
4.3
The ADC outputs are transferred in 16-bit, signed (two’s
complement) data formats. Table 3 defines the relation-
ship between the differential voltage applied to any one
of the input channels and the corresponding output
code. Note that for the current channels, the state of the
GAIN input pin is assumed to driven low such that the
PGA gain on the current channels is 1x. If the PGA gain
of the current channels is set to 20x, a +40 mV voltage
is applied to any pair of IIN(1-3)± pins would cause an
output code of 32767.
4.4
The CS5451A communicates with a target device via a
master serial data output port. Output data is provided
on the SDO output synchronous with the SCLK output.
A third output, FSO, is a framing signal used to signal
the start of output data. These three outputs will be driv-
en as long as the SE (serial enable) input is held high.
Otherwise, these outputs will be high-impedance.
Data out (SDO) changes as a result of SCLK falling, and
always outputs valid data on the rising edge of SCLK.
When data is being transferred the SCLK frequency is
XIN/8 when OWRS is low or XIN/4 when OWRS is high.
Notes: Assume PGA gain is set to 1x.
-0.0122 to -0.0366
Differential Input
-0.0122 to 0.0122
0.0122 to 0.0366
Table 3. Differential Input Voltage vs. Output Code
Voltage (mV)
OWRS
+800
Performing Measurements
Serial Interface
-800
0
1
Table 2. Decimation Filter OWR
256
128
DR
(hexadecimal)
Output Code
FFFF
7FFF
0001
0000
8000
Output Word Rate
XIN/2048
XIN/1024
CS5451A
Output Code
(decimal)
-32768
32767
-1
1
0
9

Related parts for CDB5451A