MCIMX35WPDKJ Freescale Semiconductor, MCIMX35WPDKJ Datasheet - Page 63

BOARD DEV FOR I.MX35

MCIMX35WPDKJ

Manufacturer Part Number
MCIMX35WPDKJ
Description
BOARD DEV FOR I.MX35
Manufacturer
Freescale Semiconductor
Series
i.MX35r
Type
MPUr
Datasheets

Specifications of MCIMX35WPDKJ

Contents
Module and Misc Hardware
Processor To Be Evaluated
i.MX35
Processor Series
i.MX35
Data Bus Width
32 bit
Interface Type
RS-232, Ethernet, USB, CAN, JTAG
Core
ARM11
For Use With/related Products
i.MX35
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Figure 42
4.9.8.5
Serial management channel timing is accomplished using FEC_MDIO and FEC_MDC. The FEC
functions correctly with a maximum MDC frequency of 2.5 MHz.
channel timings.
The MDC frequency should be equal to or less than 2.5 MHz to be compliant with the IEEE 802.3 MII
specification. However the FEC can function correctly with a maximum MDC frequency of 15 MHz.
Freescale Semiconductor
Num
M10
M11
M12
M13
M14
M15
shows MII asynchronous input timings listed in
FEC_MDC falling edge to FEC_MDIO output invalid (minimum
propagation delay)
FEC_MDC falling edge to FEC_MDIO output valid (max.
propagation delay)
FEC_MDIO (input) to FEC_MDC rising edge setup
FEC_MDIO (input) to FEC_MDC rising edge hold
FEC_MDC pulse width high
FEC_MDC pulse width low
FEC_CRS, FEC_COL
MII Serial Management Channel Timing
i.MX35 Applications Processors for Industrial and Consumer Products, Rev. 9
Figure 42. MII Asynch Inputs Timing Diagram
Characteristic
Table 48. MII Transmit Signal Timing
Table
M9
47.
Table 48
Min.
40%
40%
18
0
0
lists MII serial management
Max.
60%
60%
5
FEC_MDC period
FEC_MDC period
Units
ns
ns
ns
ns
63

Related parts for MCIMX35WPDKJ