AT89C5122D-PSTUM Atmel, AT89C5122D-PSTUM Datasheet - Page 86

IC 8051 MCU FLASH 32K 64QFN

AT89C5122D-PSTUM

Manufacturer Part Number
AT89C5122D-PSTUM
Description
IC 8051 MCU FLASH 32K 64QFN
Manufacturer
Atmel
Series
89Cr
Datasheet

Specifications of AT89C5122D-PSTUM

Core Processor
8051
Core Size
8-Bit
Speed
48MHz
Connectivity
SmartCard, SPI, UART/USART, USB
Peripherals
LED, POR, WDT
Number Of I /o
46
Program Memory Size
32KB (32K x 8)
Program Memory Type
FLASH
Ram Size
768 x 8
Voltage - Supply (vcc/vdd)
3 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
64-QFN
For Use With
AT89STK-10 - KIT EVAL APPL MASS STORAGEAT89STK-03 - KIT STARTER FOR MCU AT8XC5122/23
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Data Converters
-
Table 59. Smart Card Clock Reload Register - SCICLK (S:C1h, SCRS=1)
Reset Value = 0X10 1111b (default value for a divider by two)
DC/DC Converter
Configuration
86
Bit Number
XTSCS
5 - 0
7
7
6
AT83R5122, AT8xC5122/23
Bit Mnemonic
SCICLK[5:0]
XTSCS
6
-
-
Description
Smart Card Clock Selection Bit
If XTSCS bit is set OR EXT48 bit is set (in PLLCON register) , CK_PLL is used to generate CK_ISO.
Otherwise, CK_XTAL1 is used to generate CK_ISO.
See the Clock Tree diagram figure 17.
Reserved
The value read from this bit is indeterminate. Do not change these bits.
SCIB clock reload register
Prescaler 2 reload value is used to defines the card clock frequency.
If SCICLK[5:0] is smaller than 48 :
Fck_iso = Fck_pll or Fck_XTAL1/ (2 * (48 - SCICLK[5:0]))
If SCICLK[5:0] is equal to 48 :
Fck_iso = Fck_XTAL1
SCICLK[5:0] must be smaller than 49.
The Smart Card voltage (CVCC) is supplied by the integrated DC/DC converter which is
controlled by several registers:
The DC/DC converter cannot be switched on while the CPRES pin remains inactive. If
CPRES pin becomes inactive while the DC/DC converter is operating an automatic shut
down sequence of the DC/DC converter is initiated by the electronics.
It is mandatory to switch off the DC/DC Converter before entering in Power-down mode.
The DC/DC Converter can work in two different modes which are selected by bit MODE
in DCCKPS register:
The DC/DC clock prescaler which is controlled by bits DCCKPS[3:0], in DCCKPS regis-
ter must be configured to set the DC/DC clock to a working frequency of 4 MHz which
depends upon the value of the crystal. There is no need to change the default configura-
tion set by the reset sequence if an 8 MHz crystal is used by the application.
The DC/DC Converter implements a current overflow controller which avoids permanent
damage of the DC/DC converter in case of short circuit between CVCC and CVSS. The
maximum limit is around 100 mA. It is possible to increase this limit in normal operating
SCICLK5
The SCICR register (Table 44 on page 77) controls the CVCC level by means of bits
VCARD[1:0].
The SCCON register (Table 45 on page 78) enables to switch the DC/DC converter
on or off by means of bit CARDVCC.
The DCCKPS register (Table 61 on page 92) controls the DC/DC clock and current.
Pump Mode: an external inductance of 10 μH must be connected between pins LI
and VCC. VCC can be higher or lower than CVCC.
Regulator mode : no external inductance is required but VCC must be always higher
than CVCC+0.3V. The Regulation mode will work even if an external inductance of
10 μH is connected between pins LI and VCC
5
SCICLK4
4
SCICLK3
3
SCICLK2
2
SCICLK1
1
4202F–SCR–07/2008
SCICLK0
0

Related parts for AT89C5122D-PSTUM