ATTINY2313A-MUR Atmel, ATTINY2313A-MUR Datasheet - Page 24

no-image

ATTINY2313A-MUR

Manufacturer Part Number
ATTINY2313A-MUR
Description
MCU AVR 2K FLASH 20MHZ 20QFN
Manufacturer
Atmel
Series
AVR® ATtinyr
Datasheet

Specifications of ATTINY2313A-MUR

Core Processor
AVR
Core Size
8-Bit
Speed
20MHz
Connectivity
I²C, SPI, UART/USART
Peripherals
Brown-out Detect/Reset, POR, PWM, WDT
Number Of I /o
18
Program Memory Size
2KB (1K x 16)
Program Memory Type
FLASH
Eeprom Size
128 x 8
Ram Size
128 x 8
Voltage - Supply (vcc/vdd)
1.8 V ~ 5.5 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
*
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATTINY2313A-MUR
Manufacturer:
LT
Quantity:
4 439
6. Clock System
6.1
6.1.1
6.1.2
6.1.3
24
Clock Subsystems
ATtiny2313A/4313
CPU Clock – clk
I/O Clock – clk
Flash Clock – clk
I/O
Figure 6-1
need not be active at a given time. In order to reduce power consumption, the clocks to modules
not being used can be halted by using different sleep modes, as described in
ment and Sleep Modes” on page
Figure 6-1.
The CPU clock is routed to parts of the system concerned with operation of the AVR core.
Examples of such modules are the General Purpose Register File, the Status Register and the
data memory holding the Stack Pointer. Halting the CPU clock inhibits the core from performing
general operations and calculations.
The I/O clock is used by the majority of the I/O modules, like Timer/Counters, and USART. The
I/O clock is also used by the External Interrupt module, but note that some external interrupts
are detected by asynchronous logic, allowing such interrupts to be detected even if the I/O clock
is halted. Also note that start condition detection in the USI module is carried out asynchronously
when clk
The Flash clock controls operation of the Flash interface. The Flash clock is usually active simul-
taneously with the CPU clock.
CPU
FLASH
I/O
presents the principal clock systems in the AVR and their distribution. All of the clocks
is halted, enabling USI start condition detection in all sleep modes.
Clock Distribution
General I/O
Modules
External Clock
clk
I/O
Control Unit
AVR Clock
Multiplexer
33.
Clock
Source clock
Oscillator
Crystal
CPU Core
clk
clk
Reset Logic
CPU
FLASH
Watchdog clock
Watchdog Timer
RAM
Watchdog
Oscillator
Calibrated RC
Flash and
EEPROM
Oscillator
“Power Manage-
8246A–AVR–11/09

Related parts for ATTINY2313A-MUR