M38588GCSP#U0 Renesas Electronics America, M38588GCSP#U0 Datasheet - Page 59

IC 740/3858 MCU QZ-ROM 42DIP

M38588GCSP#U0

Manufacturer Part Number
M38588GCSP#U0
Description
IC 740/3858 MCU QZ-ROM 42DIP
Manufacturer
Renesas Electronics America
Series
740/38000r
Datasheet

Specifications of M38588GCSP#U0

Core Processor
740
Core Size
8-Bit
Speed
12.5MHz
Connectivity
SIO, UART/USART
Peripherals
PWM, WDT
Number Of I /o
34
Program Memory Size
48KB (48K x 8)
Program Memory Type
QzROM
Ram Size
1.5K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 9x8b
Oscillator Type
Internal
Operating Temperature
-20°C ~ 85°C
Package / Case
42-DIP (0.600", 15.24mm)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
M38588GCSP#U0
Manufacturer:
RENESAS
Quantity:
15 003
3858 Group
[MISRG (MISRG)] 0038
MISRG consists of three control bits (bits 1 to 3) for middle-speed
mode automatic switch and one control bit (bit 0) for oscillation
stabilizing time set after STP instruction released.
By setting the middle-speed mode automatic switch start bit to “1”
while operating in the low-speed mode and setting the middle-
speed mode automatic switch set bit to “1”, X
automatically starts and the mode is automatically switched to the
middle-speed mode.
Fig. 59 System clock generating circuit block diagram (Single-chip mode)
REJ03B0139-0111
page 57 of 73
Notes 1: Any one of high-speed, middle-speed or low-speed mode is selected by bits 7 and 6 of the CPU mode register.
Interrupt disable flag l
Rev.1.11
Interrupt request
2: f(X
3: When bit 0 of MISRG = “0”, the prescaler 12 is set to "FF
4: Although a feed-back resistor exists on-chip, an external feed-back resistor may be needed depending on conditions.
When low-speed mode is selected, set port Xc switch bit (b4) to “1”.
before executing the STP instruction is supplied as the count source at executing STP instruction.
When bit 0 of MISRG = “1”, set the sufficient time for oscillation of used oscillator to stabilize since nothing is set to
the prescaler 12 and timer 1.
X
CIN
IN
X
)/16 is supplied as the count source to the prescaler 12 at reset, the count source
IN
16
Q
(Note 4)
Dec 18, 2008
S
R
Reset
X
“1”
COUT
X
STP instruction
OUT
Port X
switch bit
“0”
Main clock stop bit
High-speed or
middle-speed
mode
Low-speed
mode
C
Main clock division ratio
selection bits (Note 1)
IN
oscillation
WIT instruction
1/2
low-speed mode
High-speed or
1/4
R
S
Divider
Fig. 58 Structure of MISRG
Q
16
Main clock division ratio
selection bits (Note 1)
Middle-speed mode
" and timer 1 is set to "01
b7
Note: When the mode is automatically switched from the low-speed mode to
the middle-speed mode, the value of CPU mode register (address 003B
changes.
Q
S
R
Prescaler 12
STP instruction
Timing
b0
16
(Note 3)
".
MISRG
(MISRG : address 0038
Oscillation stabilizing time set after STP instruction
released bit
0: Automatically set “01
1: Automatically set nothing
Middle-speed mode automatic switch set bit
0: Not set automatically
1: Automatic switching enable
Middle-speed mode automatic switch wait time set bit
0: 6.5 to 7.5 machine cycles
1: 4.5 to 5.5 machine cycles
Middle-speed mode automatic switch start bit
(Depending on program)
0: Invalid
1: Automatic switch start
Not used (return “0” when read)
“FF
(internal clock)
16
Timer 1
” to Prescaler 12
Reset or
STP instruction
(Note 2)
Reset
16
16
)
” to Timer 1,
16
)

Related parts for M38588GCSP#U0