XC6SLX16-2CSG324C Xilinx Inc, XC6SLX16-2CSG324C Datasheet - Page 46

IC FPGA SPARTAN 6 14K 324CSGBGA

XC6SLX16-2CSG324C

Manufacturer Part Number
XC6SLX16-2CSG324C
Description
IC FPGA SPARTAN 6 14K 324CSGBGA
Manufacturer
Xilinx Inc
Series
Spartan® 6 LXr

Specifications of XC6SLX16-2CSG324C

Total Ram Bits
589824
Number Of Logic Elements/cells
14579
Number Of Labs/clbs
1139
Number Of I /o
232
Voltage - Supply
1.14 V ~ 1.26 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
324-LFBGA, CSPBGA
No. Of Macrocells
14579
Family Type
Spartan-6
No. Of Speed Grades
2
No. Of I/o's
232
Clock Management
DCM, PLL
Core Supply Voltage Range
1.14V To
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
122-1671

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC6SLX16-2CSG324C
Manufacturer:
XILINX44
Quantity:
1 260
Part Number:
XC6SLX16-2CSG324C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC6SLX16-2CSG324C
Manufacturer:
XILINX
0
Part Number:
XC6SLX16-2CSG324C
0
Company:
Part Number:
XC6SLX16-2CSG324C
Quantity:
41
Part Number:
XC6SLX16-2CSG324CES
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC6SLX16-2CSG324CES
Manufacturer:
XILINX
0
Configuration Switching Characteristics
Table 46: Configuration Switching Characteristics
DS162 (v2.0) March 31, 2011
Preliminary Product Specification
Power-up Timing Characteristics
T
T
T
Slave Serial Mode Programming Switching
T
T
F
Slave SelectMAP Mode Programming Switching
T
T
T
T
T
T
F
F
Boundary-Scan Port Timing Specifications
T
T
T
T
T
F
F
F
BPI Master Flash Mode Programming Switching
T
T
PL
POR
PROGRAM
DCCK
CCO
SCCK
SMDCCK
SMCSCCK
SMWCCK
SMCKCSO
SMCO
SMCKBY
SMCCK
RBCCK
TAPTCK
TCKTAP
TCKTDO
TCKH
TCKL
TCK
TCKB
TCKAES
BPICCO
BPIICCK
(2)
(2)
/T
Symbol
(4)
CCKD
/T
/T
/T
SMCCKD
SMCCKW
SMCCKCS
PROGRAM_B Latency
Power-on-Reset
PROGRAM_B Pulse Width
DIN Setup/Hold, slave mode
CCLK to DOUT
Slave mode external CCLK
SelectMAP Data Setup/Hold
CSI_B Setup/Hold
RDWR_B Setup/Hold
CSO_B clock to out
CCLK to DATA out in readback
CCLK to BUSY out in readback
Maximum CCLK frequency (XC6SLX4, XC6SLX9,
XC6SLX16, XC6SLX25, XC6SLX25T, XC6SLX45,
XC6SLX45T, XC6SLX75, and XC6SLX75T only)
Maximum CCLK frequency (XC6SLX100 and
XC6SLX100T in x8 mode, XC6SLX150, and
XC6SLX150T only)
Maximum CCLK frequency (XC6SLX100 and
XC6SLX100T in x16 mode only)
Maximum Readback CCLK frequency (XC6SLX4,
XC6SLX9, XC6SLX16, XC6SLX25, XC6SLX25T,
XC6SLX45, XC6SLX45T, XC6SLX75, and XC6SLX75T
only)
Maximum Readback CCLK frequency (XC6SLX100,
XC6SLX100T, XC6SLX150, and XC6SLX150T only)
TMS and TDI Setup time before TCK
TMS and TDI Hold time after TCK
TCK falling edge to TDO output valid
TCK clock minimum High time
TCK clock minimum Low time
Maximum configuration TCK clock frequency
Maximum boundary-scan TCK clock frequency
Maximum AES key TCK clock frequency
A[25:0], FCS_B, FOE_B, FWE_B, LDC outputs valid
after CCLK falling edge
Master BPI CCLK (output) delay
Description
(3)
(1)
www.xilinx.com
Spartan-6 FPGA Data Sheet: DC and Switching Characteristics
17.0/1.0 17.0/1.0 17.0/1.0 27.0/2.0
6.0/1.0
10/100
6.0/1.0
7.0/0.0
5/40
500
5.5
6.5
12
80
16
13
12
50
40
35
20
12
10
12
12
33
33
15
-3
4
2
6.0/1.0
6.0/1.0
7.0/0.0
10/100
5/40
Speed Grade
-3N
500
5.5
6.5
12
80
16
13
12
50
40
35
20
12
10
12
12
33
33
15
4
2
6.0/1.0
6.0/1.0
7.0/0.0
10/100
5/40
500
5.5
6.5
12
80
16
13
12
50
40
35
20
12
10
12
12
33
33
15
-2
4
2
8.0/2.0
8.0/2.0
9.0/2.0
10/130
5/40
500
-1L
5.5
17
50
26
25
17
25
20
20
17
21
21
18
18
20
5
4
4
8
2
ms, Min/Max
µs, Min/Max
MHz, Max
MHz, Max
MHz, Max
MHz, Max
MHz, Max
MHz, Max
MHz, Max
MHz, Max
MHz, Max
ms, Max
ns, Max
ns, Max
ns, Max
ns, Max
ns, Max
ns, Max
ns, Min
ns, Min
ns, Min
ns, Min
ns, Min
ns, Min
ns, Min
ns, Min
ns, Min
Units
46

Related parts for XC6SLX16-2CSG324C