M52D128168A-7.5BG ELITE SEMICONDUCTOR, M52D128168A-7.5BG Datasheet - Page 17

IC, SDRAM, 128MBIT, 133MHZ, FBGA-54

M52D128168A-7.5BG

Manufacturer Part Number
M52D128168A-7.5BG
Description
IC, SDRAM, 128MBIT, 133MHZ, FBGA-54
Manufacturer
ELITE SEMICONDUCTOR
Datasheet

Specifications of M52D128168A-7.5BG

Memory Type
DRAM - Sychronous
Memory Configuration
2M X 16
Ic Interface Type
Parallel
Memory Case Style
FBGA
No. Of Pins
54
Operating Temperature Range
0°C To +70°C
Frequency
133MHz
Filter Terminals
SMD
Rohs Compliant
Yes
Page Size
128MB
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
ESMT
CBR (auto) refresh command
generated internally.
activate command.
cannot accept any other command.
Self refresh entry command
When CKE goes to high, the DRAM exits the self refresh mode.
so there is no need for external control.
Before executing self refresh, all banks must be precharged.
Burst stop command
This command terminates the current burst operation.
Burst stop is valid at every burst length.
Elite Semiconductor Memory Technology Inc.
This command is a request to begin the CBR refresh operation. The refresh address is
Before executing CBR refresh, all banks must be precharged.
After this cycle, all banks will be in the idle (precharged) state and ready for a row
During t
After the command execution, self refresh operation continues while CKE remains low.
During self refresh mode, refresh interval and refresh operation are performed internally,
( CS , RAS , CAS = Low, WE , CKE = High)
( CS , RAS , CAS , CKE = Low , WE = High)
( CS , WE = Low, RAS , CAS = High)
RC
period (from refresh command to refresh or activate command), the DRAM
Publication Date: Nov. 2007
Revision: 1.2
M52D128168A
17/47

Related parts for M52D128168A-7.5BG