IPR-FIR Altera, IPR-FIR Datasheet - Page 48

IP CORE Renewal Of IP-FIR

IPR-FIR

Manufacturer Part Number
IPR-FIR
Description
IP CORE Renewal Of IP-FIR
Manufacturer
Altera
Type
MegaCorer
Datasheets

Specifications of IPR-FIR

Software Application
IP CORE, DSP Filters And Transforms
Supported Families
Arria GX, Arria II GX, Cyclone, HardCopy, Stratix
Core Architecture
FPGA
Core Sub-architecture
Arria, Cyclone, Stratix
Rohs Compliant
NA
Function
Finite Impulse Response Compiler
License
Renewal License
Lead Free Status / RoHS Status
na
Lead Free Status / RoHS Status
na
4–6
Structure Types
Figure 4–3. Parallel Filter Block Diagram
FIR Compiler User Guide
xin
D
If you select multiple-set coefficients, the filter can update one coefficient set while
another set is being used for a calculation.
The FIR Compiler wizard generates multicycle variable, parallel, serial, multibit
serial, and multichannel structures. All of these structures support coefficient
reloading.
For information about reordering the coefficients before reloading them, refer to
“Coefficient Reloading and Reordering” on page
Multicycle Variable Structures
Multicycle variable (MCV) filters are optimized for high throughput. In a multicycle
variable structure, the designer specifies that the filter uses 1 to 1,024 clock cycles to
compute a result (for any filter that fits into a single device).
For Stratix, Stratix II, Stratix III, or Stratix IV devices, if you select the multicycle
variable structure, selecting DSP Blocks in the Multiplier list box allows the FIR
Compiler to use embedded DSP blocks for multipliers. This implementation results in
a smaller and faster design.
Parallel Structures
A parallel structure calculates the filter output in a single clock cycle. Parallel filters
provide the highest performance and consume the largest area. Pipelining a parallel
filter allows you to generate filters that run between 120 and 300 MHz at the cost of
pipeline latency.
Figure 4–3
Q
D
shows the parallel filter block diagram.
Array Multiplier
Q
D
Q
D
Q
yout
D
4–4.
Array Multiplier
Q
© December 2010 Altera Corporation
D
Chapter 4: Functional Description
Q
xout
FIR Compiler

Related parts for IPR-FIR