AT84CS001VTPY E2V, AT84CS001VTPY Datasheet - Page 14

no-image

AT84CS001VTPY

Manufacturer Part Number
AT84CS001VTPY
Description
Demultiplexer 240-Pin EBGA
Manufacturer
E2V
Datasheet

Specifications of AT84CS001VTPY

Package
240EBGA
Power Supply Type
Analog|Digital
Typical Supply Current
600 mA
Typical Operating Supply Voltage
3.3 V
Minimum Operating Supply Voltage
2.375|3.15 V
Maximum Operating Supply Voltage
2.625|3.45 V
3.10
3.11
14
Built-in Self Test (BIST)
Data Rate vs. Modes
0809E–BDC–05/09
A pattern generator might be activated by means of the BIST input. The BIST is activated on logic LOW
(grounded), and deactivated on logic HIGH (10 KΩ to ground, or tied to V
When activated, the digital outputs correspond to a sequence of 0 and 1. Each bit is toggled at the clock
rate.
For proper operation of pattern Built-In Test, the minimum V
The following table describes the frequency of the Data Ready output signal according to the 8 modes,
assuming a 500 MHz DEMUX input clock.
Table 3-6.
The following table describes the maximum input data rate guaranteed depending on CLK TYPE, DR
TYPE and RatioSel settings.
Table 3-7.
DEMUX Ratio
CLK TYPE
CLK
CLK/2
CLK TYPE
CLK/2
CLK
Data Ready Output Frequency (MHz)
Maximum Input Data Rate
250
500
DR
DR TYPE
DR/2
DR/2
DR
DR
1:2
Data Ready Output Frequency (MHz)
DR/2
125
250
RatioSel
1:2
1:4
1:2
1:4
1:2
1:4
1:2
1:4
CCD
voltage should be 3.3V.
125
250
DR
CCD
Maximum Input Data
1:4
Rate Guaranteed
= 3.3V, or left floating).
e2v semiconductors SAS 2009
(Gsps)
1.8
2.2
1.0
2.0
1.2
1.2
1.0
1.2
DR/2
AT84CS001
62,5
125

Related parts for AT84CS001VTPY