CY28441ZXC Cypress Semiconductor Corp, CY28441ZXC Datasheet - Page 11

IC CLOCK GEN ALVISO 56-TSSOP

CY28441ZXC

Manufacturer Part Number
CY28441ZXC
Description
IC CLOCK GEN ALVISO 56-TSSOP
Manufacturer
Cypress Semiconductor Corp
Type
Fanout Distribution, Spread Spectrum Clock Generatorr
Datasheet

Specifications of CY28441ZXC

Pll
Yes with Bypass
Input
LVTTL, Crystal
Output
Clock
Number Of Circuits
1
Ratio - Input:output
9:18
Differential - Input:output
No/Yes
Frequency - Max
133MHz
Divider/multiplier
Yes/No
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
0°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
56-TSSOP II
Frequency-max
100MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY28441ZXC
Manufacturer:
CYPRESS
Quantity:
6 230
Document #: 38-07679 Rev. **
CPU_STP# Deassertion
The deassertion of the CPU_STP# signal will cause all CPU
outputs that were stopped to resume normal operation in a
synchronous manner. Synchronous manner meaning that no
CPUC(Free Running
CPUT(Free Running
CPUC(Stoppable)
CPUT(Stoppable)
CPUC(Free Running)
CPUT(Free Running)
CPU_STOP#
CPUC(Stoppable)
CPUT(Stoppable)
CPUC Internal
CPUT Internal
CPU_STOP#
CPU_STP#
DOT96C
DOT96T
DOT96T
DOT96C
CPUT
CPUC
PD
PD
Figure 8. CPU_STP#= Driven, CPU_PD = Driven, DOT_PD = Driven
Figure 9. CPU_STP# = Hi-Z, CPU_PD = Hi-Z, DOT_PD = tHi-Z
Figure 7. CPU_STP# Deassertion Waveform
Tdrive_CPU_STP#,10nS>200mV
short or stretched clock pulses will be produce when the clock
resumes. The maximum latency from the deassertion to active
outputs is no more than two CPU clock cycles.
1.8mS
1.8mS
CY28441
Page 11 of 20
[+] Feedback

Related parts for CY28441ZXC