ISL12026IBZ Intersil, ISL12026IBZ Datasheet

IC RTC/CALENDAR EEPROM 8-SOIC

ISL12026IBZ

Manufacturer Part Number
ISL12026IBZ
Description
IC RTC/CALENDAR EEPROM 8-SOIC
Manufacturer
Intersil
Type
Clock/Calendar/EEPROMr
Datasheets

Specifications of ISL12026IBZ

Memory Size
4K (512 x 8)
Time Format
HH:MM:SS (12/24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.7 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
8-SOIC (3.9mm Width)
Clock Format
HH
Clock Ic Type
RTC
Interface Type
I2C, Serial
Memory Configuration
512 X 8
Supply Voltage Range
2.7V To 5.5V
Digital Ic Case Style
SOIC
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISL12026IBZ
Manufacturer:
INTELSEL
Quantity:
60
Part Number:
ISL12026IBZ
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
ISL12026IBZ-T
Manufacturer:
INTERSIL
Quantity:
20 000
Part Number:
ISL12026IBZ-T
0
Real Time Clock/Calendar with EEPROM
The ISL12026 device is a micro power real time clock with
timing and crystal compensation, clock/calender, power-fail
indicator, two periodic or polled alarms, intelligent battery
backup switching, and integrated 512 x 8 bit EEPROM
configured in 16 Byte per page.
The oscillator uses an external, low-cost 32.768kHz crystal.
The real time clock tracks time with separate registers for
hours, minutes, and seconds. The device has calendar
registers for date, month, year and day of the week. The
calendar is accurate through 2099, with automatic leap year
correction.
Ordering Information
NOTE: Intersil Pb-free plus anneal products employ special Pb-free
material sets; molding compounds/die attach materials and 100%
matte tin plate termination finish, which are RoHS compliant and
compatible with both SnPb and Pb-free soldering operations. Intersil
Pb-free products are MSL classified at Pb-free peak reflow
temperatures that meet or exceed the Pb-free requirements of IPC/
JEDEC J STD-020.
Add “-T” suffix for tape and reel.
Pinouts
ISL12026IBZ
(See Note)
ISL12026IVZ
(See Note)
NUMBER
PART
IRQ/F
12026 IBZ 2.7V to
2026 IVZ
MARKING
PART
V
V
BAT
GND
OUT
DD
X1
X2
X1
X2
(8 LD TSSOP)
RANGE
2.7V to
(8 LD SOIC)
1
2
3
4
5.5V
5.5V
TOP VIEW
TOP VIEW
V
ISL12026
ISL12026
1
2
3
4
DD
®
1
-40 to +85 8 Ld SOIC
-40 to +85 8 Ld TSSOP
RANGE
8
7
6
5
TEMP
(°C)
Data Sheet
8
7
6
5
SCL
SDA
GND
IRQ/F
(Pb-Free)
(Pb-Free)
PACKAGE
V
V
SCL
SDA
OUT
DD
BAT
BlockLock is a trademark of Intersil Americas Inc. Copyright Intersil Americas Inc. 2005, 2006. All Rights Reserved
DWG. #
M8.15
M8.173
1-888-INTERSIL or 1-888-468-3774
PKG.
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
New Features
Features
• Real Time Clock/Calendar
• Two Non-Volatile Alarms
• Automatic Backup to Battery or SuperCap
• On-Chip Oscillator Compensation
• 512 x 8 Bits of EEPROM
• High Reliability
• I
• 800nA Battery Supply Current
• Package Options
• Pb-Free Plus Anneal Available (RoHS Compliant)
Applications
• Utility Meters
• HVAC Equipment
• Audio/Video Components
• Set Top Box/Television
• Modems
• Network Routers, Hubs, Switches, Bridges
• Cellular Infrastructure Equipment
• Fixed Broadband Wireless Equipment
• Pagers/PDA
• POS Equipment
• Test Meters/Fixtures
• Office Automation (Copiers, Fax)
• Home Appliances
• Computer Products
• Other Industrial/Medical/Automotive
- Tracks Time in Hours, Minutes, and Seconds
- Day of the Week, Day, Month, and Year
- 3 Selectable Frequency Outputs
- Settable on the Second, Minute, Hour, Day of the Week,
- Repeat Mode (periodic interrupts)
- Internal Feedback Resistor and Compensation
- 64 Position Digitally Controlled Trim Capacitor
- 6 Digital Frequency Adjustment Settings to ±30ppm
- 16-Byte Page Write Mode (32 total pages)
- 8 Modes of BlockLock™ Protection
- Single Byte Write Capability
- Data Retention: 50 years
- Endurance: >2,000,000 Cycles Per Byte
- 400kHz Data Transfer Rate
- 8 Ld SOIC and 8 Ld TSSOP Packages
2
C Interface
Day, or Month
Capacitors
October 23, 2006
All other trademarks mentioned are the property of their respective owners.
|
Intersil (and design) is a registered trademark of Intersil Americas Inc.
ISL12026
FN8231.5

Related parts for ISL12026IBZ

ISL12026IBZ Summary of contents

Page 1

... Ordering Information TEMP PART PART V RANGE DD NUMBER MARKING RANGE (°C) ISL12026IBZ 12026 IBZ 2.7V to - SOIC 5.5V (See Note) ISL12026IVZ 2026 IVZ - TSSOP 2.7V to 5.5V (See Note) NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations ...

Page 2

Block Diagram X1 32.768kHz X2 IRQ/F OUT SELECT CONTROL SERIAL SCL DECODE INTERFACE LOGIC DECODER SDA 8 Pin Descriptions PIN NUMBER SOIC TSSOP SYMBOL The X1 pin is the input of an inverting amplifier and is intended ...

Page 3

Absolute Maximum Ratings IRQ/F Voltage SCL, SDA, and DD BAT (respect to ground ...

Page 4

EEPROM Specifications SYMBOL PARAMETER EEPROM Endurance EEPROM Retention 2 Serial Interface (I C) Specifications DC Electrical Specifications SYMBOL PARAMETER V SDA, and SCL Input Buffer LOW IL Voltage V SDA, and SCL Input Buffer HIGH IH Voltage Hysteresis SDA and ...

Page 5

AC Electrical Specifications (Continued) SYMBOL PARAMETER t STOP Condition Hold Time for HD:STO Read, or Volatile Only Write t Output Data Hold Time DH Cb Capacitive Loading of SDA or SCL Total on-chip and off-chip. Cpin SDA, and SCL Pin ...

Page 6

Typical Performance Curves 4.00 BSW = 3.50 SCL,SDA pullups = 0V 3.00 2.50 2.00 1.50 SCL,SDA pullups = Vbat 1.00 0.50 BSW = 0.00 1.8 2.3 2.8 3.3 3.8 Vbat (V) FIGURE 1. I ...

Page 7

Description The ISL12026 device is a Real Time Clock with clock/ calendar, two polled alarms with integrated 512x8 EEPROM, oscillator compensation, and battery backup switch. The oscillator uses an external, low-cost 32.768kHz crystal. All compensation and trim components are integrated ...

Page 8

... For example, a >20ppm frequency deviation translates into an accuracy of >1 minute per month. These parameters are available from the crystal manufacturer. Intersil’s RTC family provides on- chip crystal compensation networks to adjust load- capacitance to tune oscillator frequency from -34ppm to +80ppm when using a 12 ...

Page 9

Hour Time If the MIL bit of the HR register is 1, the RTC uses a 24-hour format. If the MIL bit is 0, the RTC uses a 12-hour format and H21 bit functions as an AM/PM indicator with ...

Page 10

REG ADDR. TYPE NAME 7 003F Status SR BAT 0037 RTC Y2K 0 (SRAM) 0036 DW 0 0035 YR Y23 0034 MO 0 0033 DT 0 0032 HR MIL 0031 MN 0 0030 SC 0 0014 Control PWR SBIB (EEPROM) ...

Page 11

TABLE 3. PROTECTED ADDRESSES ISL12026 None (Default 180 – 1FF 100 – 1FF 000 – 1FF 000 – 03F ...

Page 12

DTR Register - DTR2, DTR1, DTR0: Digital Trimming Register The digital trimming Bits DTR2, DTR1 and DTR0 adjust the number of counts per second and average the ppm error to achieve better accuracy. DTR2 is a sign bit. DTR2 = ...

Page 13

... Many types of batteries can be used with Intersil RTC products. For example, 3.0V or 3.6V Lithium batteries are appropriate, and battery sizes are available that can power an Intersil RTC device for years. Another option is to use a SuperCap for applications where V for month. See the Applications Section for more information ...

Page 14

These two power control situations are illustrated in Figures 9 and 10. BATTERY BACKUP MODE TRIP V BAT BAT BATHYS FIGURE 9. BATTERY SWITCHOVER WHEN V BATTERY BACKUP MODE BAT V ...

Page 15

SCL SDA SCL SDA SCL FROM MASTER DATA OUTPUT FROM TRANSMITTER DATA OUTPUT FROM RECEIVER FIGURE 14. ACKNOWLEDGE RESPONSE FROM RECEIVER Device Addressing Following a start condition, the master must output a Slave Address Byte. The first four bits of ...

Page 16

DEVICE IDENTIFIER ARRAY CCR FIGURE 15. SLAVE ADDRESS, WORD ADDRESS, AND DATA BYTES Write Operations Byte Write For a write operation, the device requires the Slave Address Byte and the ...

Page 17

S T SIGNALS FROM A THE MASTER R SLAVE T ADDRESS SDA BUS 1 SIGNALS FROM THE SLAVE After the receipt of each byte, the ISL12026 responds with an acknowledge, and the address is internally incremented by one. The address ...

Page 18

Refer to Figure 19 for the address, acknowledge, and data transfer sequence SIGNALS FROM SLAVE A THE MASTER R ADDRESS T SDA BUS ...

Page 19

... In addition to the analog compensation afforded by the adjustable load capacitance, a digital compensation feature is available for the Intersil RTC family. There are three bits known as the Digital Trimming Register or DTR, and they operate by adding or skipping pulses in the clock signal. The range provided is ±30ppm in increments of 10ppm. The default setting is 0ppm ...

Page 20

... EEPROM. Extremely low overall temperature drift is possible with this method. The Intersil evaluation board contains the circuitry necessary to implement this control. For more detailed operation see Intersil’s application note AN154 on Intersil’ ...

Page 21

... Backup Battery Operation Many types of batteries can be used with the Intersil RTC products. 3.0V or 3.6V Lithium batteries are appropriate, and sizes are available that can power a Intersil RTC device for years. Another option is to use a supercapacitor for applications where V may disappear intermittently for DD short periods of time ...

Page 22

AL0 bit in the status register to “1” and also bringing the IRQ/F low. Example 2 – Pulsed interrupt once per minute (IM = ”1”) Interrupts at one minute intervals when ...

Page 23

Small Outline Plastic Packages (SOIC) N INDEX 0.25(0.010) H AREA E - SEATING PLANE - -C- α 0.10(0.004) 0.25(0.010 NOTES: 1. Symbols are defined in the ...

Page 24

... Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use ...

Related keywords