PCF2129AT/1,518 NXP Semiconductors, PCF2129AT/1,518 Datasheet - Page 48

no-image

PCF2129AT/1,518

Manufacturer Part Number
PCF2129AT/1,518
Description
IC RTC /CALENDAR TCXO QTZ 20SOIC
Manufacturer
NXP Semiconductors
Type
Clock/Calendar/Alarmr
Datasheet

Specifications of PCF2129AT/1,518

Package / Case
20-SOIC (7.5mm Width)
Time Format
HH:MM:SS (12/24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, SPI
Voltage - Supply
1.8 V ~ 4.2 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Function
Clock/Calendar
Supply Voltage (max)
4.2 V
Supply Voltage (min)
1.8 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Rtc Bus Interface
Serial (3-Wire, I2C, SPI)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Memory Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant
Other names
935288599518

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
PCF2129AT/1,518
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
PCF2129A_2
Product data sheet
9.2.1 Bit transfer
9.2.2 START and STOP conditions
9.2.3 System configuration
9.2 I
The I
The two lines are a Serial DAta line (SDA) and a Serial Clock Line (SCL). Both lines are
connected to a positive supply via a pull-up resistor. Data transfer is initiated only when
the bus is not busy.
One data bit is transferred during each clock pulse. The data on the SDA line remains
stable during the HIGH period of the clock pulse as changes in the data line at this time
are interpreted as control signals (see
Both data and clock lines remain HIGH when the bus is not busy. A HIGH-to-LOW
transition of the data line, while the clock is HIGH, is defined as the START condition S. A
LOW-to-HIGH transition of the data line while the clock is HIGH is defined as the STOP
condition P (see
Remark: For the PCF2129A a repeated START is not allowed. Therefore a STOP has to
be released before the next START.
A device generating a message is a transmitter; a device receiving a message is the
receiver. The device that controls the message is the master; and the devices which are
controlled by the master are the slaves.
The PCF2129A can act as a slave transmitter and a slave receiver.
2
Fig 31. Bit transfer
Fig 32. Definition of START and STOP conditions
C-bus interface
2
C-bus is for bidirectional, two-line communication between different ICs or modules.
SDA
SCL
START condition
All information provided in this document is subject to legal disclaimers.
Figure
SDA
SCL
S
32).
Rev. 02 — 7 May 2010
data valid
data line
stable;
Figure
31).
Integrated RTC, TCXO and quartz crystal
allowed
change
of data
STOP condition
PCF2129A
mbc621
P
© NXP B.V. 2010. All rights reserved.
mbc622
SDA
SCL
48 of 69

Related parts for PCF2129AT/1,518