MT41J64M16JT-125:G Micron Technology Inc, MT41J64M16JT-125:G Datasheet - Page 7

no-image

MT41J64M16JT-125:G

Manufacturer Part Number
MT41J64M16JT-125:G
Description
MICMT41J64M16JT-125:G 64X16 1GB DDR3
Manufacturer
Micron Technology Inc
Series
-r
Type
DDR3 SDRAMr

Specifications of MT41J64M16JT-125:G

Format - Memory
RAM
Memory Type
DDR3 SDRAM
Memory Size
1G (64M x 16)
Speed
800MHz
Interface
Parallel
Voltage - Supply
1.425 V ~ 1.575 V
Operating Temperature
0°C ~ 95°C
Package / Case
96-TFBGA
Organization
64Mx16
Density
1Gb
Address Bus
16b
Operating Supply Voltage (typ)
1.5V
Package Type
FBGA
Operating Temp Range
0C to 95C
Operating Supply Voltage (max)
1.575V
Operating Supply Voltage (min)
1.425V
Pin Count
96
Mounting
Surface Mount
Operating Temperature Classification
Commercial
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT41J64M16JT-125:G
Manufacturer:
TRXCOM
Quantity:
30 000
Part Number:
MT41J64M16JT-125:G
Manufacturer:
MICRON
Quantity:
6 550
Part Number:
MT41J64M16JT-125:G
Manufacturer:
MICRON33
Quantity:
1 935
Part Number:
MT41J64M16JT-125:G
Manufacturer:
Micron Technology Inc
Quantity:
10 000
Part Number:
MT41J64M16JT-125:G
Manufacturer:
MICRON/美光
Quantity:
20 000
Company:
Part Number:
MT41J64M16JT-125:G
Quantity:
8 300
1Gb: x4, x8, x16 DDR3 SDRAM
List of Figures
Figure 113: Dynamic ODT: ODT Pin Asserted Together with WRITE Command for 6 Clock Cycles, BL8 . . . . 165
Figure 114: Dynamic ODT: ODT Pin Asserted with WRITE Command for 6 Clock Cycles, BC4. . . . . . . . . . . . . 166
Figure 115: Dynamic ODT: ODT Pin Asserted with WRITE Command for 4 Clock Cycles, BC4. . . . . . . . . . . . . 166
Figure 116: Synchronous ODT . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 168
Figure 117: Synchronous ODT (BC4) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 169
Figure 118: ODT During READs . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 171
Figure 119: Asynchronous ODT Timing with Fast ODT Transition . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 173
Figure 120: Synchronous to Asynchronous Transition During Precharge Power-Down (DLL Off) Entry . . . . 175
Figure 121: Asynchronous to Synchronous Transition During Precharge Power-Down (DLL Off) Exit. . . . . . 177
Figure 122: Transition Period for Short CKE LOW Cycles with Entry and Exit Period Overlapping . . . . . . . . . 179
Figure 123: Transition Period for Short CKE HIGH Cycles with Entry and Exit Period Overlapping. . . . . . . . . 180
PDF: 09005aef826aa906/Source: 09005aef82a357c3
Micron Technology, Inc., reserves the right to change products or specifications without notice.
7
1Gb_DDR3_LOF.fm - Rev. F 11/08 EN
©2006 Micron Technology, Inc. All rights reserved.

Related parts for MT41J64M16JT-125:G