ST72F324BK6TAS STMicroelectronics, ST72F324BK6TAS Datasheet - Page 35

no-image

ST72F324BK6TAS

Manufacturer Part Number
ST72F324BK6TAS
Description
8-BIT MCU
Manufacturer
STMicroelectronics
Datasheet
ST72324B-Auto
Figure 12. Reset block diagram
The RESET pin is an asynchronous signal which plays a major role in EMS performance. In
a noisy environment, it is recommended to follow the guidelines mentioned in the electrical
characteristics section.
External power-on reset
If the LVD is disabled by option byte, to start up the microcontroller correctly, the user must
ensure by means of an external reset circuit that the reset signal is held low until V
the minimum level specified for the selected f
A proper reset signal for a slow rising V
RC network connected to the RESET pin.
Internal LVD reset
Two different reset sequences caused by the internal LVD circuitry can be distinguished:
The device RESET pin acts as an output that is pulled low when V
V
The LVD filters spikes on V
Internal Watchdog reset
The reset sequence generated by a internal Watchdog counter overflow is shown in
Figure
Starting from the Watchdog counter underflow, the device RESET pin acts as an output that
is pulled low during at least t
DD
< V
Power-On reset
Voltage Drop reset
13.
IT-
RESET
(falling edge) as shown in
V
DD
DD
w(RSTL)out
R
larger than t
Doc ID13466 Rev 4
ON
Figure
.
Filter
DD
g(VDD)
supply can generally be provided by an external
13.
OSC
to avoid parasitic resets.
frequency.
Supply, reset and clock management
generator
Pulse
DD
< V
Watchdog reset
LVD reset
IT+
Internal
reset
(rising edge) or
DD
is over
35/198

Related parts for ST72F324BK6TAS