XC9536XV-7CS48C Xilinx Inc, XC9536XV-7CS48C Datasheet - Page 6

no-image

XC9536XV-7CS48C

Manufacturer Part Number
XC9536XV-7CS48C
Description
IC CPLD 2.5V ISP 48-CSP
Manufacturer
Xilinx Inc
Series
XC9500XVr

Specifications of XC9536XV-7CS48C

Programmable Type
In System Programmable
Delay Time Tpd(1) Max
7.5ns
Voltage Supply - Internal
2.37 V ~ 2.62 V
Number Of Logic Elements/blocks
2
Number Of Macrocells
36
Number Of Gates
800
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
48-CSBGA
Voltage
2.5V
Memory Type
FLASH
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-
Number Of I /o
-
Number Of Logic Elements/cells
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC9536XV-7CS48C
Manufacturer:
XILINX
0
XC9500XV Family High-Performance CPLD
All global control signals are available to each individual
macrocell, including clock, set/reset, and output enable sig-
nals. As shown in
originates from either of three global clocks or a product
6
I/O/GCK2
I/O/GCK3
I/O/GCK1
I/O/GSR
Figure
4, the macrocell register clock
Figure 4: Macrocell Clock and Set/Reset Capability
Product Term Set
Product Term Clock
Product Term Reset
Global Set/Reset
Global Clock 1
Global Clock 2
Global Clock 3
www.xilinx.com
term clock. Both true and complement polarities of the
selected clock source can be used within each macrocell. A
GSR input is also provided to allow user registers to be set
to a user-defined state.
DS049 (v3.0) June 25, 2007
D/T
EC
S
R
Product Specification
Macrocell
DS049_04_041400
R

Related parts for XC9536XV-7CS48C