ADSP-21371KSWZ-2B Analog Devices Inc, ADSP-21371KSWZ-2B Datasheet - Page 27

IC DSP 32BIT 266MHZ 208-LQFP

ADSP-21371KSWZ-2B

Manufacturer Part Number
ADSP-21371KSWZ-2B
Description
IC DSP 32BIT 266MHZ 208-LQFP
Manufacturer
Analog Devices Inc
Series
SHARC®r
Type
Floating Pointr

Specifications of ADSP-21371KSWZ-2B

Package / Case
208-LQFP
Interface
DAI, DPI
Operating Temperature
0°C ~ 70°C
Clock Rate
266MHz
Non-volatile Memory
ROM (512 kB)
On-chip Ram
128kB
Voltage - I/o
3.30V
Voltage - Core
1.20V
Mounting Type
Surface Mount
Svhc
No SVHC (18-Jun-2010)
Base Number
21371
Core Frequency Typ
266MHz
Dsp Type
Floating Point
Mmac
532
No. Of Pins
208
Interface Type
SPI, UART
Rohs Compliant
Yes
Operating Temperature Range
0°C To +70°C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-21371KSWZ-2B
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-21371KSWZ-2B
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Memory Read
Use these specifications for asynchronous interfacing to memo­
ries. Note that timing for ACK, DATA, RD, WR, and strobe
timing parameters only apply to asynchronous access mode.
Table 25. Memory Read
1
2
3
4
5
Parameter
Timing Requirements
t
t
t
t
t
t
Switching Characteristics
t
t
t
t
W = (number of wait states specified in AMICTLx register) × t
HI = RHC + IC (RHC = (number of Read Hold Cycles specified in AMICTLx register) x t
IC = (number of idle cycles specified in AMICTLx register) x t
H = (number of hold cycles specified in AMICTLx register) x t
Data delay/setup: System must meet t
The falling edge of MSx, is referenced.
Note that timing for ACK, DATA, RD, WR, and strobe timing parameters only apply to asynchronous access mode.
Data hold: User must meet t
ACK delay/setup: User must meet t
DAD
DRLD
SDS
HDRH
DAAK
DSAK
DRHA
DARL
RW
RWR
ADDRESS
MSx
DATA
ACK
WR
RD
Address, Selects Delay to Data Valid
RD Low to Data Valid
Data Setup to RD High
Data Hold from RD High
ACK Delay from Address, Selects
ACK Delay from RD Low
Address Selects Hold After RD High
Address Selects to RD Low
RD Pulse Width
RD High to WR, RD, Low
Bus Master
HDRH
Bus Master
in asynchronous access mode. See
DAAK
DAD
t
DARL
, or t
t
, t
DAAK
DRLD
DSAK
1
, for deassertion of ACK (low). For asynchronous assertion of ACK (high) user must meet t
, or t
4
3, 4
SDS.
2
t
DSAK
t
DAD
2, 5
Figure 17. Memory Read—Bus Master
Rev. 0 | Page 27 of 48 | June 2007
1, 2
t
DRLD
Test Conditions on Page 44
SDCLK
SDCLK
SDCLK
).
.
.
t
Min
2.2
0
RHC + 0.38
t
W – 1.4
HI + t
RW
SDCLK
SDCLK
–3.3
–0.8
for the calculation of hold times given capacitive and dc loads.
t
SDS
SDCLK
W+t
W – 3
t
Max
W – 7.0
SDCLK
SDCLK
–10.1+ W
t
t
HDRH
DRHA
t
RWR
–5.12
DAAK
or t
ADSP-21371
DSAK
.
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ADSP-21371KSWZ-2B