EP1C6T144C8 Altera, EP1C6T144C8 Datasheet - Page 29

IC CYCLONE FPGA 5980 LE 144-TQFP

EP1C6T144C8

Manufacturer Part Number
EP1C6T144C8
Description
IC CYCLONE FPGA 5980 LE 144-TQFP
Manufacturer
Altera
Series
Cyclone®r
Datasheet

Specifications of EP1C6T144C8

Number Of Logic Elements/cells
5980
Number Of Labs/clbs
598
Total Ram Bits
92160
Number Of I /o
98
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
144-TQFP, 144-VQFP
Family Name
Cyclone®
Number Of Logic Blocks/elements
5980
# I/os (max)
98
Frequency (max)
275.03MHz
Process Technology
0.13um (CMOS)
Operating Supply Voltage (typ)
1.5V
Logic Cells
5980
Ram Bits
92160
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
0C to 85C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
144
Package Type
TQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant
Other names
544-1058

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1C6T144C8
Manufacturer:
ALTERA
Quantity:
7
Part Number:
EP1C6T144C8
Manufacturer:
ALTERA
Quantity:
85
Part Number:
EP1C6T144C8
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1C6T144C8
Manufacturer:
ALTERA
0
Part Number:
EP1C6T144C8
Manufacturer:
ALTERA
Quantity:
500
Part Number:
EP1C6T144C8C
Manufacturer:
ALTERA
0
Part Number:
EP1C6T144C8L
Manufacturer:
ALTERA
0
Part Number:
EP1C6T144C8N
Manufacturer:
RAIO
Quantity:
5 600
Part Number:
EP1C6T144C8N
Manufacturer:
ALTERA
Quantity:
586
Part Number:
EP1C6T144C8N
Manufacturer:
ALTERA
Quantity:
1 512
Part Number:
EP1C6T144C8N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1C6T144C8N
0
Part Number:
EP1C6T144C8NNY
Manufacturer:
ALTERA
Quantity:
20 000
Altera Corporation
May 2008
Byte Enables
M4K blocks support byte writes when the write port has a data width of
16, 18, 32, or 36 bits. The byte enables allow the input data to be masked
so the device can write to specific bytes. The unwritten bytes retain the
previous written value.
Control Signals and M4K Interface
The M4K blocks allow for different clocks on their inputs and outputs.
Either of the two clocks feeding the block can clock M4K block registers
(renwe, address, byte enable, datain, and output registers). Only the
output register can be bypassed. The six labclk signals or local
interconnects can drive the control signals for the A and B ports of the
M4K block. LEs can also control the clock_a, clock_b, renwe_a,
renwe_b, clr_a, clr_b, clocken_a, and clocken_b signals, as
shown in
The R4, C4, and direct link interconnects from adjacent LABs drive the
M4K block local interconnect. The M4K blocks can communicate with
LABs on either the left or right side through these row resources or with
LAB columns on either the right or left with the column resources. Up to
10 direct link input connections to the M4K block are possible from the
left adjacent LABs and another 10 possible from the right adjacent LAB.
M4K block outputs can also connect to left and right LABs through 10
direct link interconnects each.
array interface.
Notes to
(1)
(2)
Table 2–5. Byte Enable for M4K Blocks
Any combination of byte enables is possible.
Byte enables can be used in the same manner with 8-bit words, i.e., in ×16 and ×32
modes.
byteena[3..0]
Table
[0] = 1
[1] = 1
[2] = 1
[3] = 1
Figure
2–5:
2–15.
Table 2–5
Figure 2–16
datain ×18
[17..9]
summarizes the byte selection.
[8..0]
Notes
shows the M4K block to logic
(1),
(2)
Embedded Memory
datain ×36
[26..18]
[35..27]
[17..9]
[8..0]
Preliminary
2–23

Related parts for EP1C6T144C8