EP1K50FC484-3 Altera, EP1K50FC484-3 Datasheet - Page 38

IC ACEX 1K FPGA 50K 484-FBGA

EP1K50FC484-3

Manufacturer Part Number
EP1K50FC484-3
Description
IC ACEX 1K FPGA 50K 484-FBGA
Manufacturer
Altera
Series
ACEX-1K®r
Datasheet

Specifications of EP1K50FC484-3

Number Of Logic Elements/cells
2880
Number Of Labs/clbs
360
Total Ram Bits
40960
Number Of I /o
249
Number Of Gates
199000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 70°C
Package / Case
484-FBGA
Family Name
ACEX™ 1K
Number Of Usable Gates
50000
Number Of Logic Blocks/elements
2880
# I/os (max)
249
Frequency (max)
166.67MHz
Process Technology
CMOS
Operating Supply Voltage (typ)
2.5V
Logic Cells
2880
Ram Bits
40960
Device System Gates
199000
Operating Supply Voltage (min)
2.375V
Operating Supply Voltage (max)
2.625V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
484
Package Type
FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1071

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1K50FC484-3
Manufacturer:
ALTERA
Quantity:
20
Part Number:
EP1K50FC484-3
Manufacturer:
ASPEED
Quantity:
48
Part Number:
EP1K50FC484-3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K50FC484-3
Manufacturer:
ALTERA
0
Part Number:
EP1K50FC484-3N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1K50FC484-3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K50FC484-3N
Manufacturer:
ALTERA
0
Part Number:
EP1K50FC484-3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1K50FC484-3Q
Manufacturer:
ALTERA
Quantity:
168
ACEX 1K Programmable Logic Device Family Data Sheet
38
t
t
t
f
f
f
t
t
t
t
R
F
INDUTY
CLK1
CLK2
CLKDEV
INCLKSTB
LOCK
JITTER
OUTDUTY
Table 11. ClockLock & ClockBoost Parameters for -1 Speed-Grade Devices
Symbol
Input rise time
Input fall time
Input duty cycle
Input clock frequency (ClockBoost clock
multiplication factor equals 1)
Input clock frequency (ClockBoost clock
multiplication factor equals 2)
Input deviation from user specification in the
Altera software
Input clock stability (measured between
adjacent clocks)
Time required for ClockLock or ClockBoost
to acquire lock
Jitter on ClockLock or ClockBoost-
generated clock
Duty cycle for ClockLock or ClockBoost-
generated clock
(3)
(1)
Parameter
(4)
Tables 11
for -1 and -2 speed-grade devices, respectively.
and
12
summarize the ClockLock and ClockBoost parameters
t
t
INCLKSTB
INCLKSTB
Condition
<100
< 50
Min
40
25
16
40
Typ
50
Altera Corporation
250
200
25,000
Max
180
100
(2)
60
90
10
60
5
5
(4)
(4)
PPM
MHz
MHz
Unit
ns
ns
ps
ps
ps
%
%
s

Related parts for EP1K50FC484-3