EP1K50FC484-3 Altera, EP1K50FC484-3 Datasheet - Page 54

IC ACEX 1K FPGA 50K 484-FBGA

EP1K50FC484-3

Manufacturer Part Number
EP1K50FC484-3
Description
IC ACEX 1K FPGA 50K 484-FBGA
Manufacturer
Altera
Series
ACEX-1K®r
Datasheet

Specifications of EP1K50FC484-3

Number Of Logic Elements/cells
2880
Number Of Labs/clbs
360
Total Ram Bits
40960
Number Of I /o
249
Number Of Gates
199000
Voltage - Supply
2.375 V ~ 2.625 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 70°C
Package / Case
484-FBGA
Family Name
ACEX™ 1K
Number Of Usable Gates
50000
Number Of Logic Blocks/elements
2880
# I/os (max)
249
Frequency (max)
166.67MHz
Process Technology
CMOS
Operating Supply Voltage (typ)
2.5V
Logic Cells
2880
Ram Bits
40960
Device System Gates
199000
Operating Supply Voltage (min)
2.375V
Operating Supply Voltage (max)
2.625V
Operating Temp Range
0C to 70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
484
Package Type
FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
544-1071

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1K50FC484-3
Manufacturer:
ALTERA
Quantity:
20
Part Number:
EP1K50FC484-3
Manufacturer:
ASPEED
Quantity:
48
Part Number:
EP1K50FC484-3
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K50FC484-3
Manufacturer:
ALTERA
0
Part Number:
EP1K50FC484-3N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1K50FC484-3N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1K50FC484-3N
Manufacturer:
ALTERA
0
Part Number:
EP1K50FC484-3N
Manufacturer:
ALTERA/阿尔特拉
Quantity:
20 000
Part Number:
EP1K50FC484-3Q
Manufacturer:
ALTERA
Quantity:
168
ACEX 1K Programmable Logic Device Family Data Sheet
Figure 30. EAB Synchronous Timing Waveforms
54
t
t
t
t
t
t
t
t
LUT
CLUT
RLUT
PACKED
EN
CICO
CGEN
CGENR
Table 22. LE Timing Microparameters (Part 1 of 2)
EAB Synchronous Read
EAB Synchronous Write (EAB Output Registers Used)
Data-Out
Data-Out
Symbol
Address
Address
Data-In
CLK
CLK
WE
WE
a0
t
EABDATASU
a0
LUT delay for data-in
LUT delay for carry-in
LUT delay for LE register feedback
Data-in to packed register delay
LE register enable delay
Carry-in to carry-out delay
Data-in to carry-out delay
LE register feedback to carry-out delay
t
EABWESU
din1
a1
Tables 22
parameters.
dout0
a1
t
through
EABDATAH
t
EABDATASU
dout1
Parameter
din2
26
a2
describe the ACEX 1K device internal timing
t
t
EABDATAH
t
EABDATACO
EABWCREG
Note (1)
din1
din3
t
a3
EABWEH
t
a2
EABDATACO
t
EABRCREG
din2
d1
Altera Corporation
din3
a2
Conditions
a3
d2
din2

Related parts for EP1K50FC484-3