EP1SGX25DF672I6 Altera, EP1SGX25DF672I6 Datasheet - Page 172

IC STRATIX GX FPGA 25K 672-FBGA

EP1SGX25DF672I6

Manufacturer Part Number
EP1SGX25DF672I6
Description
IC STRATIX GX FPGA 25K 672-FBGA
Manufacturer
Altera
Series
Stratix® GXr
Datasheet

Specifications of EP1SGX25DF672I6

Number Of Logic Elements/cells
25660
Number Of Labs/clbs
2566
Total Ram Bits
1944576
Number Of I /o
455
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
-40°C ~ 100°C
Package / Case
672-FBGA
Family Name
Stratix GX
Number Of Logic Blocks/elements
25660
# I/os (max)
455
Frequency (max)
5GHz
Process Technology
SRAM
Operating Supply Voltage (typ)
1.5V
Logic Cells
25660
Ram Bits
1944576
Operating Supply Voltage (min)
1.425V
Operating Supply Voltage (max)
1.575V
Operating Temp Range
-40C to 100C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
672
Package Type
FC-FBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Number Of Gates
-
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1SGX25DF672I6
Manufacturer:
ALTERA30
Quantity:
50
Part Number:
EP1SGX25DF672I6
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX25DF672I6
Manufacturer:
ALTERA
0
Part Number:
EP1SGX25DF672I6
Quantity:
20
Part Number:
EP1SGX25DF672I6N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX25DF672I6N
Manufacturer:
ALTERA
0
I/O Structure
Figure 4–66. Stratix GX IOE in DDR Output I/O Configuration
Notes to
(1)
(2)
4–106
Stratix GX Device Handbook, Volume 1
Column or Row
Interconnect
All input signals to the IOE can be inverted at the IOE.
The tristate is by default active high. It can, however, be designed to be active low.
I/O Interconnect
Figure
[15..0]
IOE_CLK[7..0]
4–66:
clkout
aclr/prn
sclr
Chip-Wide Reset
Register Delay
Register Delay
Logic Array
Enable Delay
Enable Delay
Enable Clock
Output Clock
Logic Array
to Output
to Output
Output
Output Register
Output Register
OE Register
OE Register
ENA
CLRN/PRN
CLRN/PRN
CLRN/PRN
CLRN/PRN
D
ENA
D
ENA
D
ENA
D
Q
Q
Q
Q
Notes
Drive Strength Control
Used for
DDR SDRAM
Pin Delay
Output
Open-Drain Output
(1),
Slew Control
(2)
clk
t
ZX
Output
Delay
OE Register
t
CO
Delay
V
CCIO
Altera Corporation
V
CCIO
Optional
PCI Clamp
February 2005
Bus-Hold
Circuit
Programmable
Pull-Up
Resistor

Related parts for EP1SGX25DF672I6