CY7C68013-56PVC Cypress Semiconductor Corp, CY7C68013-56PVC Datasheet - Page 8

IC MCU USB PERIPH HI SPD 56SSOP

CY7C68013-56PVC

Manufacturer Part Number
CY7C68013-56PVC
Description
IC MCU USB PERIPH HI SPD 56SSOP
Manufacturer
Cypress Semiconductor Corp
Series
EZ-USB FX2LP™r
Datasheet

Specifications of CY7C68013-56PVC

Applications
USB Microcontroller
Core Processor
8051
Program Memory Type
ROMless
Controller Series
CY7C680xx
Ram Size
16K x 8
Interface
I²C, USB, USART
Number Of I /o
24
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
56-SSOP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
428-1332

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C68013-56PVC
Manufacturer:
CY
Quantity:
5 530
Part Number:
CY7C68013-56PVC
Manufacturer:
CY
Quantity:
6 100
Part Number:
CY7C68013-56PVC
Quantity:
11
Part Number:
CY7C68013-56PVC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
3.2.1
FX2 has an on-chip oscillator circuit that uses an external 24-MHz (±100 ppm) crystal with the following characteristics:
An on-chip PLL multiplies the 24-MHz oscillator up to 480 MHz, as required by the transceiver/PHY, and internal counters divide
it down for use as the 8051 clock. The default 8051 clock frequency is 12 MHz. The clock frequency of the 8051 can be changed
by the 8051 through the CPUCS register, dynamically.
The CLKOUT pin, which can be tri-stated and inverted using internal control bits, outputs the 50% duty cycle 8051 clock, at the
selected 8051 clock frequency—48, 24, or 12 MHz.
3.2.2
FX2 contains two standard 8051 USARTs, addressed via Special Function Register (SFR) bits. The USART interface pins are
available on separate I/O pins, and are not multiplexed with port pins.
UART0 and UART1 can operate using an internal clock at 230 KBaud with no more than 1% baud rate error. 230-KBaud operation
is achieved by an internally derived clock source that generates overflow pulses at the appropriate time. The internal clock adjusts
for the 8051 clock rate (48, 24, 12 MHz) such that it always presents the correct frequency for 230-KBaud operation.
Note. 115-KBaud operation is also possible by programming the 8051 SMOD0 or SMOD1 bits to a “1” for UART0 and/or UART1,
respectively.
3.2.3
Certain 8051 SFR addresses are populated to provide fast access to critical FX2 functions. These SFR additions are shown in
Table 3-1. Bold type indicates non-standard, enhanced 8051 registers.
The two SFR rows that end with “0” and “8” contain bit-addressable registers. The four I/O ports A–D use the SFR addresses
used in the standard 8051 for ports 0–3, which are not implemented in FX2.
Because of the faster and more efficient SFR addressing, the FX2 I/O ports are not addressable in external RAM space (using
the MOVX instruction).
3.3
FX2 supports the I
hysteresis inputs. These signals must be pulled up to 3.3V, even if no I
3.4
All packages: 8- or 16-bit “FIFO” bidirectional data bus, multiplexed on I/O ports B and D. 128-pin package: adds 16-bit output-
only 8051 address bus, 8-bit bidirectional data bus.
Document #: 38-08012 Rev. *C
• Parallel resonant
• Fundamental mode
• 500- W drive level
• 20–33 pF (5% tolerance) load capacitors.
8051 Clock Frequency
USARTS
Special Function Registers
I
Buses
2
C-compatible Bus
2
C-compatible bus as a master only at 100/400 kbps. SCL and SDA pins have open-drain outputs and
2
C-compatible device is connected.
CY7C68013
Page 8 of 52

Related parts for CY7C68013-56PVC