MPC870CVR133 Freescale Semiconductor, MPC870CVR133 Datasheet - Page 16

IC MPU POWERQUICC 133MHZ 256PBGA

MPC870CVR133

Manufacturer Part Number
MPC870CVR133
Description
IC MPU POWERQUICC 133MHZ 256PBGA
Manufacturer
Freescale Semiconductor
Series
PowerQUICCr
Datasheet

Specifications of MPC870CVR133

Processor Type
MPC8xx PowerQUICC 32-Bit
Speed
133MHz
Voltage
3.3V
Mounting Type
Surface Mount
Package / Case
256-PBGA
Processor Series
MPC8xx
Core
MPC8xx
Data Bus Width
32 bit
Maximum Clock Frequency
133 MHz
Operating Supply Voltage
0 V to 5 V
Maximum Operating Temperature
+ 100 C
Mounting Style
SMD/SMT
Data Ram Size
8 KB
I/o Voltage
5 V
Interface Type
I2C, SPI, UART
Minimum Operating Temperature
- 40 C
Program Memory Size
8 KB
Program Memory Type
EPROM/Flash
Core Size
32 Bit
Cpu Speed
133MHz
Digital Ic Case Style
BGA
No. Of Pins
256
Supply Voltage Range
1.7V To 1.9V
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Features
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC870CVR133
Manufacturer:
Freescale
Quantity:
560
Part Number:
MPC870CVR133
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Layout Practices
10 Layout Practices
Each V
supply. Each GND pin should likewise be provided with a low-impedance path to ground. The power
supply pins drive distinct groups of logic on chip. The V
using at least four 0.1-µF bypass capacitors located as close as possible to the four sides of the package.
Each board designed should be characterized and additional appropriate decoupling capacitors should be
used if required. The capacitor leads and associated printed-circuit traces connecting to chip V
GND should be kept to less than half an inch per capacitor lead. At a minimum, a four-layer board
employing two inner layers as V
All output pins on the MPC875/MPC870 have fast rise and fall times. Printed circuit (PC) trace
interconnection length should be minimized in order to minimize undershoot and reflections caused by
these fast output switching times. This recommendation particularly applies to the address and data buses.
Maximum PC trace lengths of 6 inches are recommended. Capacitance calculations should consider all
device loads as well as parasitic capacitances due to the PC traces. Attention to proper PCB layout and
bypassing becomes especially critical in systems with higher capacitive loads because these loads create
higher transient currents in the V
inputs during reset. Special care should be taken to minimize the noise levels on the PLL supply pins. For
more information, refer to Section 14.4.3, “Clock Synthesizer Power (V
the MPC885 PowerQUICC™ Family Reference Manual.
16
PADIR (Port A data direction register)
PBPAR (Port B pin assignment register)
PBDIR (Port B data direction register)
PCPAR (Port C pin assignment register)
PCDIR (Port C data direction register)
PDPAR (Port D pin assignment register)
PDDIR (Port D data direction register)
DD
pin on the MPC875/MPC870 should be provided with a low-impedance path to the board’s
Table 7. Mandatory Reset Configuration of MPC875/MPC870 (continued)
MPC875/MPC870 PowerQUICC™ Hardware Specifications, Rev. 4
Register/Configuration
DD
DD
and GND planes should be used.
and GND circuits. Pull up all unused inputs or signals that will be
DD
power supply should be bypassed to ground
DDSYN
PADIR[5:9]
PADIR[12:13]
PBPAR[14:18]
PBPAR[20:22]
PBDIR[14:8]
PBDIR[20:22]
PCPAR[4:5]
PCPAR[8:9]
PCPAR[14]
PCDIR[4:5]
PCDIR[8:9]
PCDIR[14]
PDPAR[3:7]
PDPAR[9:5]
PDDIR[3:7]
PDDIR[9:15]
, V
Field
SSSYN
Freescale Semiconductor
, V
SSSYN1
DD
(Binary)
Value
and
),” in
0
0
0
0
0
0
0

Related parts for MPC870CVR133