CS42416-DQZR Cirrus Logic Inc, CS42416-DQZR Datasheet - Page 20

IC CODEC 6CH 110DB 192KHZ 64LQFP

CS42416-DQZR

Manufacturer Part Number
CS42416-DQZR
Description
IC CODEC 6CH 110DB 192KHZ 64LQFP
Manufacturer
Cirrus Logic Inc
Type
Audio Codecr
Datasheet

Specifications of CS42416-DQZR

Package / Case
64-LQFP
Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
2 / 6
Sigma Delta
Yes
Dynamic Range, Adcs / Dacs (db) Typ
114 / 110
Voltage - Supply, Analog
4.75 V ~ 5.25 V
Voltage - Supply, Digital
3.13 V ~ 5.25 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Number Of Adc Inputs
2
Number Of Dac Outputs
6
Conversion Rate
192 KSPs
Interface Type
Serial (I2C, SPI)
Resolution
24 bit
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
Number Of Channels
2 ADC, 6 DAC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS42416-DQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
20
4. APPLICATIONS
4.1
4.2
4.2.1
Overview
The CS42416 is a highly integrated mixed-signal 24-bit audio codec comprised of 2 analog-to-digital con-
verters (ADC), implemented using multi-bit delta-sigma techniques, and 6 digital-to-analog converters
(DAC). Other functions integrated within the codec include independent digital volume controls for each
DAC, digital de-emphasis filters for DAC, digital gain control for ADC channels, ADC high-pass filters, and
an on-chip voltage reference. All serial data is transmitted through one configurable serial audio interface
for the ADC with enhanced one-line modes of operation, allowing up to 6 channels of serial audio data on
one data line. All functions are configured through a serial control port operable in SPI mode or in I²C mode.
Figure 5
The CS42416 operates in one of three oversampling modes based on the input sample rate. Mode selection
is determined by the FM bits in register
(SSM) supports input sample rates up to 50 kHz and uses a 128x oversampling ratio. Double-Speed Mode
(DSM) supports input sample rates up to 100 kHz and uses an oversampling ratio of 64x. Quad-Speed
Mode (QSM) supports input sample rates up to 192 kHz and uses an oversampling ratio of 32x.
Using the integrated PLL, a low-jitter clock is recovered from the ADC LRCK input signal. The recovered
clock or an externally supplied clock attached to the OMCK pin can be used as the System Clock.
Analog Inputs
Line-Level Inputs
AINR+, AINR-, AINL+, and AINL- are the line-level differential analog inputs. The analog signal must be
externally biased to VQ, approximately 2.7 V, before being applied to these inputs. The level of the signal
can be adjusted for the left and right ADC independently through the ADC Left and Right Channel Gain
Control Registers on
above positive full scale or below negative full scale, the ADC will output 7FFFFFH or 800000H, respec-
tively and cause the ADC Overflow bit in the register
page 56
occurred in the ADC. See
configuration.
recommended input buffer.
and
to be set to a ‘1’. The GPO pins may also be configured to indicate an overflow condition has
Figure 6
Figure 7
show the recommended connections for the CS42416.
4.1 V
2.7 V
1.3 V
4.1 V
2.7 V
1.3 V
Full-Scale Input Level= (AIN+) - (AIN-)= 5.6 Vpp
page
shows the full-scale analog input levels. See
“General-Purpose Pin Control (addresses 29h to 2Fh)” on page 58
55. The ADC output data is in two’s complement binary format. For inputs
Figure 7. Full-Scale Analog Input
“Functional Mode (address 03h)” on page
“Interrupt Status (address 20h) (Read Only)” on
AIN+
AIN-
“ADC Input Filter” on page 61
43. Single-Speed Mode
CS42416
for proper
DS602F1
for a

Related parts for CS42416-DQZR