CY7C9689A-AXC Cypress Semiconductor Corp, CY7C9689A-AXC Datasheet - Page 7

IC TXRX HOTLINK 100LQFP

CY7C9689A-AXC

Manufacturer Part Number
CY7C9689A-AXC
Description
IC TXRX HOTLINK 100LQFP
Manufacturer
Cypress Semiconductor Corp
Series
CY7Cr
Type
Transceiverr
Datasheet

Specifications of CY7C9689A-AXC

Package / Case
100-LQFP
Voltage - Supply
4.5 V ~ 5.5 V
Mounting Type
Surface Mount
Product
PHY
Interface Type
Parallel
Supply Voltage (max)
6.5 V
Supply Voltage (min)
2 V
Supply Current
250 mA
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Number Of Channels
2
Ic Interface Type
Parallel, Serial
Supply Voltage Range
4.5V To 5.5V
Operating Temperature Range
0°C To +70°C
Digital Ic Case Style
TQFP
No. Of Pins
100
Msl
MSL 3 - 168 Hours
No. Of Receivers
2
Rohs Compliant
Yes
Frequency Max
50MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Drivers/receivers
-
Protocol
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C9689A-AXC
Manufacturer:
ALTERA
Quantity:
112
Part Number:
CY7C9689A-AXC
Manufacturer:
CY
Quantity:
86
Part Number:
CY7C9689A-AXC
Manufacturer:
CYPRESS
Quantity:
273
Part Number:
CY7C9689A-AXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C9689A-AXC
Manufacturer:
CYPRESS/赛普拉斯
Quantity:
20 000
Document #: 38-02020 Rev. *E
Pin Descriptions
31, 33 RXDATA[9:8]/
23, 29 RXDATA[11:10
69
65
Pin
RXCMD[2:3]
]/RXCMD[1:0]
RXEN
RXSC/D
Name
(continued)
Three-state TTL
output, changes
following RXCLK↑
Three-state TTL
output, changes
following RXCLK↑
TTL input, sampled
on RXCLK↑
Internal Pull-up
Three-state TTL
output, changes
following RXCLK↑
I/O Characteristics
Parallel Receive DATA or COMMAND Output.
When BYTE8/10 is HIGH and the decoder is enabled (ENCBYP is HIGH) these
outputs reflects the value for the most recently received RXCMD[2:3].
When BYTE8/10 is LOW and the decoder is enabled (ENCBYP is HIGH) these
outputs reflects the value for the most recently received RXDATA[9:8].
When the decoder is bypassed (ENCBYP is LOW), RXDATA[9:8] functions as
the 9th and 10th bits of the 10- or 12-bit non-decoded receive character.
When the Receive FIFO is disabled (FIFOBYP is LOW), these outputs change
on the rising edge of the RXCLK output. When the Receive FIFO is enabled
(FIFOBYP is HIGH), these outputs change on the rising edge of the RXCLK
input.
RXEN is a three-state control for RXDATA[9:8]/RXCMD[2:3].
Parallel Receive COMMAND Outputs.
When the decoder is enabled (ENCBYP is HIGH) these outputs reflect the value
for the most recently received RXCMD[1:0].
When BYTE8/10 is HIGH and the decoder is bypassed (ENCBYP is LOW),
these outputs have no meaning and are driven LOW.
When BYTE8/10 is LOW and the decoder is bypassed (ENCBYP is LOW),
RXCMD[1:0] functions as the 11th and 12th (MSB) bits of the 12-bit
non-decoded receive character.
When the Receive FIFO is disabled (FIFOBYP is LOW), this output changes
on the rising edge of the RXCLK output. When the Receive FIFO is enabled
(FIFOBYP is HIGH), these outputs change on the rising edge of the RXCLK
input.
RXEN is a three-state control for RXCMD[1:0].
Receive Enable Input.
RXEN is a three-state control for the parallel data bus read operations. RXEN
is sampled on the rising edge of the RXCLK input (or output) and enables
parallel data bus read operations (when selected). The device is selected when
RXEN is asserted during an RXCLK cycle immediately following one in which
CE is sampled LOW. The parallel data pins are driven to active levels after the
rising edge of RXCLK. When RXEN is de-asserted (ending the selection) the
parallel data pins are High-Z after the rising edge of RXCLK.
Depending on the level on EXTFIFO, this signal can be active HIGH or active
LOW. If EXTFIFO is LOW, then RXEN is active LOW. If EXTFIFO is HIGH, then
RXEN is active HIGH. Data is delivered on the clock cycle following any clock
edge when RXEN is active.
COMMAND or DATA Output Indicator.
When BYTE8/10 is HIGH and the decoder is enabled (ENCBYP is HIGH), this
output indicates which group of outputs have been updated. If RXSC/D is HIGH,
RXCMD[3:0] contains a new COMMAND. The DATA on the RXDATA[7:0] pins
remain unchanged. If RXSC/D is LOW, RXDATA[7:0] contains a new DATA
character. The COMMAND output on RXCMD[3:0] remain unchanged.
When BYTE8/10 is LOW and the decoder is enabled (ENCBYP is HIGH), this
output indicates which group of outputs have been updated. If RXSC/D is HIGH,
RXCMD[1:0] contains a new COMMAND and the DATA on the RXDATA[9:0]
remain unchanged. If RXSC/D is LOW, RXDATA[9:0] contains a new DATA
character and the COMMAND output on RXCMD[1:0] remain unchanged.
When the decoder is bypassed (ENCBYP is LOW) RXSC/D is not used and
may be left unconnected.
RXEN is a three-state control for RXSC/D.
Signal Description
CY7C9689A
Page 7 of 51
[+] Feedback

Related parts for CY7C9689A-AXC