VSC8601XKN Vitesse Semiconductor Corp, VSC8601XKN Datasheet - Page 86

IC PHY 10/100/1000 64-EP-LQFP

VSC8601XKN

Manufacturer Part Number
VSC8601XKN
Description
IC PHY 10/100/1000 64-EP-LQFP
Manufacturer
Vitesse Semiconductor Corp
Type
PHY Transceiverr
Datasheets

Specifications of VSC8601XKN

Number Of Drivers/receivers
1/1
Protocol
Gigabit Ethernet
Voltage - Supply
2.5V, 3.3V
Mounting Type
Surface Mount
Package / Case
64-LQFP Exposed Pad, 64-eLQFP, 64-HLQFP
Case
TQFP
Dc
06+
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
907-1028

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
VSC8601XKN
Manufacturer:
KYOCERA/AVX
Quantity:
20 000
Part Number:
VSC8601XKN
Manufacturer:
VITESSE
Quantity:
1 235
Part Number:
VSC8601XKN
Manufacturer:
Vitesse Semiconductor Corporation
Quantity:
10 000
Part Number:
VSC8601XKN
Manufacturer:
VITESSE
Quantity:
20 000
Company:
Part Number:
VSC8601XKN
Quantity:
28 588
6.2.2
Table 80.
Revision 4.1
September 2009
RGMII MAC Interface
The following table lists the device pins associated with the RGMII MAC interface. Note
that the pins in this table are referenced to VDDIO
3.3 V power supply.
RGMII MAC Interface Pins
Pin
20
21
22
23
24
18
27
28
29
30
26
31
32
Name
RXD3
RXD2
RXD1
RXD0
RX_CLK
RX_CTL
TXD3
TXD2
TXD1
TXD0
TX_CLK
TX_CTL
NSRESET
Type
O
O
O
I
I
I
PD
PD
PU
I
ZC
ZC
ZC
Description
Transmit clock. This clock is 2.5 MHz for 10 Mbps
Multiplexed receive data. Bits[3:0] are
synchronously output on the rising edge of
RX_CLK and bits[7:4] on the falling edge of
RX_CLK.
Receive clock. Receive data is sourced from the
PHY synchronously on the rising edge of RX_CLK
and is the recovered clock from the media.
Multiplexed receive data valid, receive error. This
output is sampled by the MAC on opposite edges
of RX_CLK to indicate two receive conditions from
the PHY:
1. On the rising edge of RX_CLK, this output
serves as RXDV and signals valid data is available
on the RXD input data bus.
2. On the falling edge of RX_CLK, this output
signals a receive error from the PHY, based on a
logical derivative of RXDV and RXER, as stated by
the RGMII specification.
Multiplexed transmit data. Bits[3:0] are
synchronously output on the rising edge of
TX_CLK and bits[7:4] on the falling edge of
TX_CLK.
mode, 25 MHz for 100 Mbps mode, and 125 MHz
for 1000 Mbps mode. If left unconnected, these
pins require a pull-down resistor to ground.
Multiplexed transmit enable, transmit error. This
input is sampled by the PHY on opposite edges of
TX_CLK to indicate two transmit conditions of the
MAC:
1. On the rising edge of TX_CLK, this input serves
as TXEN, indicating valid data is available on the
TXD input data bus.
2. On the falling edge of TX_CLK, this input signals
a transmit error from the MAC, based on a logical
derivative of TXEN and TXER, as stated by the
RGMII specification.
Soft Reset. Active low input that places the device
in a low-power state. Although the device is
powered down, the sticky serial management
interface registers retain their value.
MAC
and can be set to a 2.5 V or
VSC8601 Datasheet
Pin Descriptions
Page 86

Related parts for VSC8601XKN