ISP1504A1ETTM ST-Ericsson Inc, ISP1504A1ETTM Datasheet - Page 36

no-image

ISP1504A1ETTM

Manufacturer Part Number
ISP1504A1ETTM
Description
IC USB TXRX HS 36-TFBGA
Manufacturer
ST-Ericsson Inc
Type
Transceiverr
Datasheet

Specifications of ISP1504A1ETTM

Protocol
USB 2.0
Voltage - Supply
3 V ~ 4.5 V
Mounting Type
Surface Mount
Package / Case
36-TFBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Drivers/receivers
-
Other names
ISP1504A1ET-T
ISP1504A1ET-T

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ISP1504A1ETTM
Manufacturer:
ST-Ericsson Inc
Quantity:
10 000
Part Number:
ISP1504A1ETTM
Manufacturer:
ST
0
NXP Semiconductors
Table 18.
ISP1504A1_ISP1504C1_1
Product data sheet
Packet sequence High-speed
Transmit-Transmit
(host only)
Receive-Transmit
(host or
peripheral)
Receive-Receive
(peripheral only)
Transmit-Receive
(host or
peripheral)
Fig 14. High-speed transmit-to-transmit packet timing
CLOCK
DATA
DP or
DIR
[7:0]
STP
NXT
DM
D
N 1
Link decision times
D
N
link delay
15 to 24
1 to 14
1
92
DATA
TX end delay (two to five clocks)
Full-speed
link delay
7 to 18
7 to 18
1
80
EOP
Low-speed
link delay
77 to 247
77 to 247
1
718
Rev. 01 — 6 August 2007
link decision time (15 to 24 clocks)
USB interpacket delay (88 to 192 high-speed bit times)
Definition
Number of clocks a host link must wait before driving the
TXCMD for the second packet.
In high-speed, the link starts counting from the assertion of
STP for the first packet.
In full-speed, the link starts counting from the RXCMD,
indicating LINESTATE has changed from SE0 to J for the
first packet. The timing given ensures inter-packet delays of
2 bit times to 6.5 bit times.
Number of clocks the link must wait before driving the
TXCMD for the transmit packet.
In high-speed, the link starts counting from the end of the
receive packet; de-assertion of DIR or an RXCMD
indicating RxActive is LOW.
In full-speed or low-speed, the link starts counting from the
RXCMD, indicating LINESTATE has changed from SE0 to J
for the receive packet. The timing given ensures
inter-packet delays of 2 bit times to 6.5 bit times.
Minimum number of clocks between consecutive receive
packets. The link must be capable of receiving both
packets.
Host or peripheral transmits a packet and will time-out after
this amount of clock cycles if a response is not received.
Any subsequent transmission can occur after this time.
ISP1504A1; ISP1504C1
IDLE
ULPI HS USB OTG transceiver
(one to two clocks)
© NXP B.V. 2007. All rights reserved.
TXCMD
TX start delay
004aaa712
SYNC
D0
35 of 80
D1

Related parts for ISP1504A1ETTM