5V49EE703NDGI8 IDT, Integrated Device Technology Inc, 5V49EE703NDGI8 Datasheet - Page 11

no-image

5V49EE703NDGI8

Manufacturer Part Number
5V49EE703NDGI8
Description
Manufacturer
IDT, Integrated Device Technology Inc
Type
Programmable PLL Clock Synthesizerr
Datasheet

Specifications of 5V49EE703NDGI8

Number Of Elements
4
Pll Input Freq (min)
1MHz
Pll Input Freq (max)
200MHz
Operating Supply Voltage (typ)
3.3V
Operating Temp Range
-40C to 85C
Package Type
VFQFPN EP
Output Frequency Range
0.001 to 200MHz
Operating Supply Voltage (min)
3.135V
Operating Supply Voltage (max)
3.465V
Operating Temperature Classification
Industrial
Pin Count
28
Lead Free Status / Rohs Status
Compliant
PLL Loop Bandwidth:
Charge pump gain (Kφ⎞) = Ip / 2π
VCO gain (K
M = Total multiplier value (See the Reference Divider,
Feedback Divider and Output Divider section for more
detail)
ωc = (Rz * Kφ * K
Fc = ωc / 2π
Note, the phase/frequency detector frequency (F
typically seven times the PLL closed-loop bandwidth (Fc)
but too high of a ratio will reduce the phase margin thus
compromising loop stability.
To determine if the loop is stable, the phase margin (φm)
needs to be calculated as follows.
Phase Margin:
ωz = 1 / (Rz * Cz)
ωp = (Cz + Cp)/(Rz * Cz * Cp)
φm = (360 / 2π) * [tan
To ensure stability in the loop, the phase margin is
recommended to be > 60° but too high will result in the lock
time being excessively long. Certain loop filter parameters
would need to be compromised to not only meet a required
loop bandwidth but to also maintain loop stability.
IDT® EEPROM PROGRAMMABLE CLOCK GENERATOR
IDT5V49EE703
EEPROM PROGRAMMABLE CLOCK GENERATOR
VCO
) = 900 MHz/V * 2π
VCO
* Cz)/(M * (Cz + Cp))
-1
(ωc/ ωz) - tan
-1
(ωc/ ωp)]
PFD
) is
11
IDT5V49EE703
CLOCK SYNTHESIZER
REV F 022310

Related parts for 5V49EE703NDGI8