HSP43220JC-25Z Intersil, HSP43220JC-25Z Datasheet - Page 9

IC DECIMATING DGTL FILTER 84PLCC

HSP43220JC-25Z

Manufacturer Part Number
HSP43220JC-25Z
Description
IC DECIMATING DGTL FILTER 84PLCC
Manufacturer
Intersil
Datasheet

Specifications of HSP43220JC-25Z

Filter Type
Digital
Number Of Filters
4
Voltage - Supply
4.75 V ~ 5.25 V
Mounting Type
Surface Mount
Package / Case
84-PLCC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Frequency - Cutoff Or Center
-
Max-order
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
HSP43220JC-25Z
Manufacturer:
Intersil
Quantity:
10 000
DDF Control Registers
H_Register 2 (A1 = 1, A0 = 1)
Start Logic
The Start Logic generates a start signal that is used
internally to synchronously start the DDF. If ASTARTIN is
asserted (STARTIN must be tied high) the Start Logic
synchronizes it to CK_IN by double latching the signal and
generating the signal STARTOUT, which is shown in Figure
8. The STARTOUT signal is then used to synchronously start
other DDFs in a multi-chip configuration (the STARTOUT
signal of the first DDF would be tied to the STARTIN of the
second DDF). The NAND gate shown in Figure 8 then
passes this synchronized signal to be used on-chip to
provide a synchronous start. Once started, the chip requires
a RESET to halt operation.
When STARTIN is asserted (ASTARTIN must be tied high)
the NAND gate passes STARTIN which is used to provide the
internal start, ISTART, for the DDF. When RESET is asserted
the internal start signal is held inactive, thus it is necessary to
15 14 13 12 11 10 9
RESET
ASTARTIN
CK_IN
RESERVED
D
S
FIGURE 8. START LOGIC
Q
D
G5
8
9
S
Q
(Continued)
G4
7
H_GROWTH
STARTIN
G3
6
G2
5
ISTART
STARTOUT
G1
4
G0
HSP43220
3
FIGURE 7.
N2
2
H_STAGES
Bits N0-N2 are used to select the number of stages or order of the
HDF filter. The number that is programmed in is equal to the
required number of stages. For a 5th order filter, H_STAGES
would be set equal to 5.
H_GROWTH
Bits G0-G5 are used to select the proper amount of growth bits.
H_GROWTH is calculated using Equation 1:
where the CEILING { } means use the next largest integer of the
result of the value in brackets and log is the log to the base 10.
The value of H_GROWTH represents the position of the LSB on
the output of the data shifter.
H_GROWTH
H_STAGES
N1
1
assert either ASTARTIN or STARTIN in order to start the DDF.
The timing of the first valid DATA_IN with respect to
START_IN is shown in the Timing Waveforms.
In using ASTARTIN or STARTIN a high to low transition must
be detected by the rising edge of CK_IN, therefore these
signals must have been high for more than one CK_IN cycle
and then taken low.
The FIR Section
The second filter in the top level block diagram is a Finite
Impulse Response (FIR) filter which performs the final
shaping of the signal spectrum and suppresses the aliasing
components in the transition band of the HDF. This enables
the DDF to implement filters with narrow pass bands and
sharp transition bands.
The FIR is implemented in a transversal structure using a single
multiplier/accumulator (MAC) and RAM for storage of the data
and filter coefficients as shown in Figure 9. The FIR can
implement up to 512 symmetric taps and decimation up to 16.
The FIR is divided into 2 sections: the FIR filter section and
the FIR control logic.
N0
0
=
50 CEILING H_STAGESx
{
log
(
H
DEC
)/log(2)
October 10, 2008
FN2486.10
(EQ. 1)
}

Related parts for HSP43220JC-25Z