M29W320DT70N6E Micron Technology Inc, M29W320DT70N6E Datasheet - Page 12

no-image

M29W320DT70N6E

Manufacturer Part Number
M29W320DT70N6E
Description
Manufacturer
Micron Technology Inc
Datasheet

Specifications of M29W320DT70N6E

Cell Type
NOR
Density
32Mb
Access Time (max)
70ns
Interface Type
Parallel
Boot Type
Top
Address Bus
22/21Bit
Operating Supply Voltage (typ)
3/3.3V
Operating Temp Range
-40C to 85C
Package Type
TSOP
Program/erase Volt (typ)
2.7 to 3.6/12V
Sync/async
Asynchronous
Operating Temperature Classification
Industrial
Operating Supply Voltage (min)
2.7V
Operating Supply Voltage (max)
3.6V
Word Size
8/16Bit
Number Of Words
4M/2M
Supply Current
10mA
Mounting
Surface Mount
Pin Count
48
Lead Free Status / Rohs Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M29W320DT70N6E
Manufacturer:
ST
Quantity:
1 500
Part Number:
M29W320DT70N6E
Manufacturer:
ST
Quantity:
3 198
Part Number:
M29W320DT70N6E
Manufacturer:
ST
Quantity:
3 198
Part Number:
M29W320DT70N6E
Manufacturer:
Numonyx
Quantity:
11 520
Part Number:
M29W320DT70N6E
Manufacturer:
ST
0
Part Number:
M29W320DT70N6E
Manufacturer:
MICRON/ST
Quantity:
20 000
2
2.1
2.2
2.3
2.4
2.5
2.6
12/56
Signal descriptions
See
connected to this device.
Address Inputs (A0-A20)
The Address Inputs select the cells in the memory array to access during Bus Read
operations. During Bus Write operations they control the commands sent to the Command
Interface of the internal state machine.
Data Inputs/Outputs (DQ0-DQ7)
The Data I/O outputs the data stored at the selected address during a Bus Read operation.
During Bus Write operations they represent the commands sent to the Command Interface
of the internal state machine.
Data Inputs/Outputs (DQ8-DQ14)
The Data I/O outputs the data stored at the selected address during a Bus Read operation
when BYTE is High, V
impedance. During Bus Write operations the Command Register does not use these bits.
When reading the Status Register these bits should be ignored.
Data Input/Output or Address Input (DQ15A–1)
When BYTE is High, V
When BYTE is Low, V
LSB of the Word on the other addresses, DQ15A–1 High will select the MSB. Throughout
the text consider references to the Data Input/Output to include this pin when BYTE is High
and references to the Address Inputs to include this pin when BYTE is Low except when
stated explicitly otherwise.
Chip Enable (E)
The Chip Enable, E, activates the memory, allowing Bus Read and Bus Write operations to
be performed. When Chip Enable is High, V
Output Enable (G)
The Output Enable, G, controls the Bus Read operation of the memory.
Figure 1: Logic
Diagram, and
IL
IH
IH
, this pin behaves as an address pin; DQ15A–1 Low will select the
. When BYTE is Low, V
, this pin behaves as a Data Input/Output pin (as DQ8-DQ14).
Table 1: Signal
IH
, all other pins are ignored.
IL
, these pins are not used and are high
Names, for a brief overview of the signals

Related parts for M29W320DT70N6E