AD7675 Analog Devices, AD7675 Datasheet - Page 3

no-image

AD7675

Manufacturer Part Number
AD7675
Description
Manufacturer
Analog Devices
Datasheet

Specifications of AD7675

Resolution (bits)
16bit
# Chan
1
Sample Rate
100kSPS
Interface
Par,Ser,SPI
Analog Input Type
Diff-Uni
Ain Range
(2Vref) p-p
Adc Architecture
SAR
Pkg Type
QFP

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AD7675AST
Manufacturer:
ADI
Quantity:
148
Part Number:
AD7675ASTZ
Manufacturer:
TDK
Quantity:
1 000
Part Number:
AD7675ASTZ
Manufacturer:
ADI
Quantity:
150
Part Number:
AD7675ASTZ
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
AD7675ASTZ
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Part Number:
AD7675ASTZRL
Manufacturer:
Analog Devices Inc
Quantity:
10 000
TIMING SPECIFICATIONS
Refer to Figures 11 and 12
Refer to Figures 13, 14, and 15 (Parallel Interface Modes)
Refer to Figures 16 and 17 (Master Serial Interface Modes)
Refer to Figures 18 and 19 (Slave Serial Interface Modes)
NOTES
1
2
Specifications subject to change without notice.
REV. A
In serial interface modes, the SYNC, SCLK, and SDOUT timings are defined with a maximum load C
In serial master read during convert mode. See Table I for serial master read after convert mode.
Convert Pulsewidth
Time Between Conversions
CNVST LOW to BUSY HIGH Delay
BUSY HIGH All Modes Except in Master Serial Read
Aperture Delay
End of Conversion to BUSY LOW Delay
Conversion Time
Acquisition Time
RESET Pulsewidth
CNVST LOW to DATA Valid Delay
DATA Valid to BUSY LOW Delay
Bus Access Request to DATA Valid
Bus Relinquish Time
CS LOW to SYNC Valid Delay
CS LOW to Internal SCLK Valid Delay
CS LOW to SDOUT Delay
CNVST LOW to SYNC Delay
SYNC Asserted to SCLK First Edge Delay
Internal SCLK Period
Internal SCLK HIGH
Internal SCLK LOW
SDOUT Valid Setup Time
SDOUT Valid Hold Time
SCLK Last Edge to SYNC Delay
CS HIGH to SYNC HI-Z
CS HIGH to Internal SCLK HI-Z
CS HIGH to SDOUT HI-Z
BUSY HIGH in Master Serial Read After Convert
CNVST LOW to SYNC Asserted Delay
SYNC Deasserted to BUSY LOW Delay
External SCLK Setup Time
External SCLK Active Edge to SDOUT Delay
SDIN Setup Time
SDIN Hold Time
External SCLK Period
External SCLK HIGH
External SCLK LOW
After Convert Mode
2
2
2
2
2
2
(–40 C to +85 C, AVDD = DVDD = 5 V, OVDD = 2.7 V to 5.25 V, unless otherwise noted.)
2
2
1
Symbol
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
t
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
–3–
L
of 10 pF; otherwise, the load is 60 pF maximum.
Min
5
10
10
8.75
10
45
5
3
25
12
7
4
2
3
5
3
5
5
25
10
10
Typ
2
525
See Table I
1.25
25
Max
30
1.25
1.25
1.25
40
15
10
10
10
40
10
10
10
18
AD7675
Unit
ns
µs
ns
µs
ns
ns
µs
µs
ns
µs
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
µs
µs
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for AD7675