LH75401_LH75411_N NXP Semiconductors, LH75401_LH75411_N Datasheet - Page 49

The NXP BlueStreak LH75401/LH75411 family consists of two low-cost 16/32-bit System-on-Chip (SoC) devices

LH75401_LH75411_N

Manufacturer Part Number
LH75401_LH75411_N
Description
The NXP BlueStreak LH75401/LH75411 family consists of two low-cost 16/32-bit System-on-Chip (SoC) devices
Manufacturer
NXP Semiconductors
Datasheet
System-on-Chip
Color LCD Controller Timing Waveforms
grams for the CLCDC and the Advanced LCD Interface.
STN HORIZONTAL TIMING
for STN panels. In this figure, the CLCDC Clock (an
input to the CLCDC) is scaled within the CLCDC and
used to produce the LCDDCLK output. Programmable
registers in the CLCDC set the timings (in terms of
LCDDCLK pulses) to produce the other signals that
control an STN display.
For example, Figure 15 shows that the duration of
the LCDLP signal is controlled by Timing0:HSW
(the HSW bit field in the Timing0 Register). Figure
15 also shows that the polarity of the LCDLP sig-
nal is set by Timing2:IHS.
STN VERTICAL TIMING
for STN panels.
Preliminary data sheet
This section describes typical output waveform dia-
Figure 15 shows typical horizontal timing waveforms
Figure 16 shows typical vertical timing waveforms
NXP Semiconductors
Rev. 01 — 16 July 2007
TFT HORIZONTAL TIMING
for TFT panels.
TFT VERTICAL TIMING
for TFT panels.
AD-TFT/HR-TFT HORIZONTAL TIMING WAVE-
FORMS
for AD-TFT and HR-TFT panels. The ALI adjusts the
normal TFT timing to accommodate these panels.
AD-TFT/HR-TFT VERTICAL TIMING WAVEFORMS
for AD-TFT and HR-TFT panels. The power sequenc-
ing and register information is the same as for TFT ver-
tical timing.
Figure 17 shows typical horizontal timing waveforms
Figure 18 shows typical vertical timing waveforms
Figure 19 shows typical horizontal timing waveforms
Figure 20 shows typical vertical timing waveforms
LH75401/LH75411
49

Related parts for LH75401_LH75411_N