S2067 AMCC (Applied Micro Circuits Corp), S2067 Datasheet - Page 9

no-image

S2067

Manufacturer Part Number
S2067
Description
Dual Serial Backplane Device With Dual I/o
Manufacturer
AMCC (Applied Micro Circuits Corp)
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S2067TB
Manufacturer:
AMCC
Quantity:
1 238
Part Number:
S2067TB
Manufacturer:
AMCC
Quantity:
586
Frequency Synthesizer (PLL)
The S2067 synthesizes a serial transmit clock from
the reference signal provided. The S2067 will obtain
phase and frequency lock within 2500 bit times after
the start of receiving reference clock inputs. Reliable
locking of the transmit PLL is assured, but a lock-
detect output is NOT provided.
Reference Clock Input
The reference clock input must be supplied with a
low-jitter clock source. All reference clocks in a sys-
tem must be within 200 ppm of each other to ensure
that the clock recovery units can lock to the serial
data.
The frequency of the reference clock must be either
1/10 the serial data rate, CLKSEL = 0, or 1/20 the
serial data rate, CLKSEL = 1. Note that in both
cases the frequency of the parallel word rate output,
TCLKO, is constant at 1/10 the serial data rate. See
Table 5.
Serial Data Outputs
Two high-speed differential outputs are provided for
each channel. This enables each channel to drive a
primary and secondary switch fabric for backplane
applications in which redundancy is required to
achieve higher reliability or hot-swappability. The pri-
mary and secondary high speed outputs remain ac-
tive except when the Loopback Mode is enabled.
Each high speed output should be provided with a
resistor to VSS (Gnd) near the device. A value of
4.5K
impact on power dissipation. The resistance may be
as low as 450
with no substantive performance improvement. Out-
puts are designed to perform optimally when AC-
coupled.
Transmit FIFO Initialization
The transmit FIFO must be initialized after stable
delivery of data and TCLK to the parallel interface,
and before entering the normal operational state of
the circuit. FIFO initialization is performed upon the
de-assertion of the RESET signal. The DIN FIFO is
automatically reset upon power up immediately after
the DIN PLL obtains stable frequency lock. If the
circuit has not reached steady state timing at this
point, then the user must initialize by asserting the
RESET signal. The TCLKO output will operate nor-
mally even when RESET is asserted and is available
for use as an upstream clock source.
June 22, 2000 / Revision C
DUAL SERIAL BACKPLANE DEVICE WITH DUAL I/O
provides optimal performance with minimum
, but will dissipate additional power
RECEIVER DESCRIPTION
Each receiver channel is designed to implement a
Serial Backplane receiver function through the physi-
cal layer. A block diagram showing the basic func-
tion is provided in Figure 5.
Whenever a signal is present, the receiver attempts
to recover the serial clock from the received data
stream. After acquiring bit synchronization, the
S2067 searches the serial bit stream for the occur-
rence of a K28.5 character on which to perform word
synchronization. Once synchronization on both bit
and word boundaries is achieved, the receiver pro-
vides the decoded data on its parallel outputs.
Data Input
Two differential receivers are provided for each chan-
nel of the S2067. This supports switching between
redundant switch fabrics for serial backplane applica-
tions. Each channel has a loopback mode in which
the serial data from the transmitter replaces serial in-
put data. The loopback function for both channels is
controlled by the loopback enable signal, LPEN.
The high speed serial inputs to the S2067 are inter-
nally biased to VDD-1.3V to simplify AC-coupling of
the differential inputs and allow differential termina-
tion with a single resistor. For applications in which
long periods of no data present may occur, a small
positive bias, relative to the inverting input, should
be created on the non-inverting input by connecting
a 10 K
of the input stage during loss of input.
Table 5. Operating Rates
Note: SDR = Serial Data Rate.
R
A
0
0
1
1
T
E
resistor to VDD. This will prevent oscillation
C
L
K
0
1
0
1
S
E
L
F
R
e r
S
S
S
S
E
D
D
D
D
q
F
u
R
R
R
R
C
e
1 /
2 /
1 /
2 /
L
n
0
0
0
0
K
c
y
0
0
S
0
0
3 .
3 .
7 .
7 .
e
i r
9
9
7
7
l a
0 -
0 -
R
1
1
6 .
6 .
a
O
3 .
3 .
e t
5
5
u
G
G
p t
G
G
H
H
H
H
t u
z
z
z
z
F
S2067
e r
T
S
S
S
S
C
D
D
D
D
q
L
u
R
R
R
R
K
e
1 /
1 /
1 /
1 /
n
O
0
0
0
0
c
y
9

Related parts for S2067