HY27SS16561A Hynix Semiconductor, HY27SS16561A Datasheet - Page 14

no-image

HY27SS16561A

Manufacturer Part Number
HY27SS16561A
Description
(HY27xxxx561A) 256Mbit (32Mx8bit / 16Mx16bit) NAND Flash
Manufacturer
Hynix Semiconductor
Datasheet
HY27US(08/16)561A Series
HY27SS(08/16)561A Series
256Mbit (32Mx8bit / 16Mx16bit) NAND Flash
3.5 Read Status Register.
The device contains a Status Register which may be read to find out whether read, program or erase operation is com-
pleted, and whether the program or erase operation is completed successfully. After writing 70h command to the com-
mand register, a read cycle outputs the content of the Status Register to the I/O pins on the falling edge of CE or RE,
whichever occurs last. This two line control allows the system to poll the progress of each device in multiple memory
connections even when R/B pins are common-wired. RE or CE does not need to be toggled for updated status. Refer
to table 13 for specific Status Register definitions. The command register remains in Status Read mode until further
commands are issued to it. Therefore, if the status register is read during a random read cycle, a read command (00h
or 50h) should be given before sequential page read cycle.
www.DataSheet4U.com
3.6 Read ID.
The device contains a product identification mode, initiated by writing 90h to the command register, followed by an
address input of 00h. Two read cycles sequentially output the manufacturer code (ADh), the device code. The com-
mand register remains in Read ID mode until further commands are issued to it. Figure 19 shows the operation
sequence, while tables 13, 14 explain the byte meaning.
3.7 Reset.
The device offers a reset feature, executed by writing FFh to the command register. When the device is in Busy state
during random read, program or erase mode, the reset operation will abort these operations. The contents of memory
cells being altered are no longer valid, as the data will be partially programmed or erased. The command register is
cleared to wait for the next command, and the Status Register is cleared to value E0h when WP is high. Refer to table
12 for device status after reset operation. If the device is already in reset state a new reset command will not be
accepted by the command register. The R/B pin transitions to low for tRST after the Reset command is written. Refer
to figure 25.
Rev 0.5 / Jun. 2006
14

Related parts for HY27SS16561A