TDA8029 Philips Semiconductors, TDA8029 Datasheet - Page 35

no-image

TDA8029

Manufacturer Part Number
TDA8029
Description
Low power single card reader
Manufacturer
Philips Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
TDA8029H/101
Manufacturer:
PHI
Quantity:
430
Part Number:
TDA8029H/C101
Manufacturer:
PHI
Quantity:
102
Part Number:
TDA8029H/C101
Manufacturer:
PHI
Quantity:
1 000
Part Number:
TDA8029H101
Manufacturer:
JRC
Quantity:
96
Part Number:
TDA8029H101
Manufacturer:
PHI
Quantity:
1 000
Part Number:
TDA8029H101
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
TDA8029HL/07
Manufacturer:
PHILIPS
Quantity:
1 977
Part Number:
TDA8029HL/07
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
TDA8029HL/C103
Manufacturer:
SGMICRO
Quantity:
2 988
Part Number:
TDA8029HL/C103
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Part Number:
TDA8029HL/C104
Manufacturer:
PHILIPS/飞利浦
Quantity:
20 000
Company:
Part Number:
TDA8029HL/C104
Quantity:
6 922
Part Number:
TDA8029HL/C206,118
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
TDA8029HL/C207
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
TDA8029HL/C207
0
Part Number:
TDA8029HL/C207,118
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Philips Semiconductors
8.10.2.5
The UART Status Register (USR) is used by the microcontroller to monitor the activity of the ISO UART and that of the
time-out counter. If any of the status bits FER, OVR, PE, EA, TO1, TO2 or TO3 are set, then signal INT0_N = LOW. The
bit having caused the interrupt is reset 2 s after the rising edge of signal RD during a read operation of register USR.
If bit TBE/RBF is set and if the mask bit DISTBE/RBF within register UCR2 is not set, then also signal INT0_N = LOW.
Bit TBE/RBF is reset three clock cycles after data has been written in register UTR, or three clock cycles after data has
been read from register URR, or when changing from transmission mode to reception mode.
If LCT mode is used for transmitting the last character, then bit TBE is not set at the end of the transmission.
Table 52 UART status register, address Eh, read
Table 53 Description of register bits
2003 Oct 30
Symbol
Reset value
Low power single card reader
BIT
BIT
7
6
5
4
3
UART Status Register (USR)
TO3
TO2
TO1
EA
PE
SYMBOL
TO3
7
0
Time-out counter 3. TO3 = 1 when counter 3 has reached its terminal count.
Time-out counter 2. TO2 = 1 when counter 2 has reached its terminal count.
Time-out counter 1. TO1 = 1 when counter 1 has reached its terminal count.
Early Answer. EA = 1 if the first start-bit on the I/O pin during ATR has been detected
between the first 200 and n
the I/O during the first 200 clock pulses with pin RST LOW are not taken into account)
and before the first n
re-initialized at each toggling of pin RST. n
TDA8029HL/C2.
Parity Error.
In protocol T = 0, bit PE = 1 if the UART has detected a number of received characters
with parity errors equal to the number written in bits PEC[2:0] or if a transmitted character
has been NAKed by the card a number of times equal to the value programmed in bits
PEC[2:0]. It is set at 10.5 ETU in the reception mode and at 11.5 ETU in the transmission
mode. A character received with a parity error is not stored in register FIFO in protocol
T = 0; the card should repeat this character.
In protocol T = 1, a character with a parity error is stored in the FIFO and the parity error
counter is not active.
TO2
6
0
TO1
5
0
max
clock pulses with pin RST in HIGH state. These two features are
max
35
EA
4
0
clock pulses with pin RST in LOW state (all activities on
DESCRIPTION
max
PE
3
0
= 384 for TDA8029HL/C1; n
OVR
0
2
FER
Product specification
1
0
TDA8029
max
TBE/RBF
= 368 for
0
0

Related parts for TDA8029