IDT72V211L15PFI IDT, Integrated Device Technology Inc, IDT72V211L15PFI Datasheet - Page 11

IC FIFO SYNC 512X9 15NS 32-TQFP

IDT72V211L15PFI

Manufacturer Part Number
IDT72V211L15PFI
Description
IC FIFO SYNC 512X9 15NS 32-TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
72Vr
Datasheet

Specifications of IDT72V211L15PFI

Function
Synchronous
Memory Size
4.6K (512 x 9)
Access Time
15ns
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
32-TQFP, 32-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Data Rate
-
Other names
72V211L15PFI
800-1515

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT72V211L15PFI
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V211L15PFI8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
NOTES:
1. m = PAF offset.
2. 256 - m words in FIFO for IDT72V201, 512 - m words for IDT72V211, 1,024 - m words for IDT72V221, 2,048 - m words for IDT72V231, 4,096 - m words for IDT72V241, 8,192 - m
3. t
4. If a write is performed on this rising edge of the write clock, there will be Full - (m-1) words in the FIFO when PAF goes LOW.
(If Applicable)
NOTES:
1. n = PAE offset.
2. t
3. If a read is performed on this rising edge of the read clock, there will be Empty + (n-1) words in the FIFO when PAE goes LOW.
IDT72V201/72V211/72V221/72V231/72V241/72V251 3.3V CMOS SyncFIFO™
256 x 9, 512 x 9, 1,024 x 9, 2,048 x 9, 4,096 x 9 and 8,192 x 9
(If Applicable)
words for IDT72V251.
the rising edge of WCLK is less than t
SKEW2
the rising edge of RCLK is less than t
SKEW2
WCLK
WEN2
WEN1
REN2
RCLK
REN1,
WCLK
WEN1
WEN2
REN2
is the minimum time between a rising RCLK edge and a rising WCLK edge for PAF to change during that clock cycle. If the time between the rising edge of RCLK and
RCLK
REN1,
is the minimum time between a rising WCLK edge and a rising RCLK edge for PAE to change during that clock cycle. If the time between the rising edge of WCLK and
PAE
PAF
t
t
CLKH
CLKH
n words in FIFO
SKEW2
SKEW2
Full - (m + 1) words in FIFO
t
SKEW2
t
t
t
t
, then PAF may not change state until the next WCLK rising edge.
ENS
ENS
ENS
ENS
, then PAE may not change state until the next RCLK rising edge.
t
CLKL
t
CLKL
(2)
(1)
Figure 11. Programmable Empty Flag Timing
Figure 10. Programmable Full Flag Timing
t
t
ENH
ENH
t
t
ENH
ENH
t
PAE
(1)
(4)
11
t
PAF
t
ENS
t
n + 1 words in FIFO
Full - m words in FIFO
ENS
t
SKEW2
COMMERCIAL AND INDUSTRIAL
t
ENH
t
ENH
(3)
(2)
TEMPERATURE RANGES
(3)
t
OCTOBER 22, 2008
PAF
t
PAE
4092 drw12
4092 drw13

Related parts for IDT72V211L15PFI