IDT72V825L15PF IDT, Integrated Device Technology Inc, IDT72V825L15PF Datasheet - Page 22

no-image

IDT72V825L15PF

Manufacturer Part Number
IDT72V825L15PF
Description
IC SYNCFIFO 1024X18X2 128-TQFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
72Vr
Datasheet

Specifications of IDT72V825L15PF

Function
Asynchronous, Synchronous
Memory Size
18.4K (1K x 18)
Data Rate
67MHz
Access Time
15ns
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
128-TQFP, 128-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
72V825L15PF

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT72V825L15PF
Manufacturer:
IDT
Quantity:
1 045
Part Number:
IDT72V825L15PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V825L15PF8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V825L15PFI
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V825L15PFI8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
NOTES:
1. t
2. LD = HIGH
3. Select this mode by setting (FL, RXI, WXI) = (0,1,0) or (1,1,0) during Reset.
NOTES:
1. t
2. LD = HIGH, OE = LOW
3. Select this mode by setting (FL, RXI, WXI) = (0,0,1) or (1,0,1) during Reset.
Q
D
D
IDT72V805/72V815/72V825/72V835/72V845
3.3 V CMOS DUAL SyncFIFO™ 256 x 18, 512 x 18, 1,024 x 18, 4,096 x 18
Q
WCLK
RCLK
0
0
0
edge of WCLK and the rising edge of RCLK is less than t
rising edge of RCLK is less than t
WEN
SKEW1
0
SKEW1
REN
-
-
WCLK
RCLK
-
Q
D
-
OE
WEN
EF
REN
17
17
Q
D
OR
is the minimum time between a rising WCLK edge and a rising RCLK edge to guarantee that EF will go HIGH after one RCLK cycle plus t
is the minimum time between a rising WCLK edge and a rising RCLK edge for OR to go HIGH during the current cycle. If the time between the rising edge of WLCK and the
17
17
t
ENS
t
DS
t
t
OLZ
Figure 27. OR
ENS
Figure 26. Read Cycle Timing with Double Register-Buffered EF
W
SKEW1
t
ENH
1
DATA IN OUTPUT REGISTER
t
A
, then the OR deassertion may be delayed one extra RCLK cycle.
t
REF
OR
OR
OR Flag Timing and First Word Fall Through when FIFO is Empty (FWFT mode)
t
OR
OE
t
DH
NO OPERATION
t
FIRST WORD
ENH
t
t
t
ENS
SKEW1
DS
1
SKEW1
W
2
. then the EF deassertion may be delayed an extra RCLK cycle.
(1)
t
t
SKEW1
DH
t
(1)
ENH
1
2
W
3
22
LAST WORD
3
W
t
4
t
REF
A
EF EF
EF EF (IDT Standard Timing)
t
DS
t
OHZ
2
t
REF
W
COMMERCIAL AND INDUSTRIAL
t
[n +2]
CLKH
t
REF
W
TEMPERATURE RANGES
1
t
CLK
REF
. If the time between the rising
FEBRUARY 11, 2009
W
t
CLKL
[n+3]
4295 drw 26
4295 drw 27

Related parts for IDT72V825L15PF