pca9575 NXP Semiconductors, pca9575 Datasheet - Page 21

no-image

pca9575

Manufacturer Part Number
pca9575
Description
16-bit I2c-bus And Smbus, Level Translating, Low Voltage Gpio With Reset And Interrupt
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
pca9575HF
Manufacturer:
NXP
Quantity:
6 840
Part Number:
pca9575HF
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
pca9575HF,118
Manufacturer:
MAX
Quantity:
67
Part Number:
pca9575HF,118
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
pca9575PW1
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
pca9575PW1118
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
pca9575PW2
Manufacturer:
NXP
Quantity:
1 500
Part Number:
pca9575PW2
Manufacturer:
NXP
Quantity:
1 646
Part Number:
pca9575PW2
Manufacturer:
NXP
Quantity:
1 646
Part Number:
pca9575PW2
Manufacturer:
NXP/恩智浦
Quantity:
20 000
Part Number:
pca9575PW2
0
Company:
Part Number:
pca9575PW2
Quantity:
20 000
NXP Semiconductors
PCA9575_1
Product data sheet
Fig 11. System configuration
SDA
SCL
TRANSMITTER/
RECEIVER
MASTER
8.3 Acknowledge
The number of data bytes transferred between the START and the STOP conditions from
transmitter to receiver is not limited. Each byte of eight bits is followed by one
acknowledge bit. The acknowledge bit is a HIGH level put on the bus by the transmitter,
whereas the master generates an extra acknowledge related clock pulse.
A slave receiver which is addressed must generate an acknowledge after the reception of
each byte. Also a master must generate an acknowledge after the reception of each byte
that has been clocked out of the slave transmitter. The device that acknowledges has to
pull down the SDA line during the acknowledge clock pulse, so that the SDA line is stable
LOW during the HIGH period of the acknowledge related clock pulse; set-up time and hold
time must be taken into account.
A master receiver must signal an end of data to the transmitter by not generating an
acknowledge on the last byte that has been clocked out of the slave. In this event, the
transmitter must leave the data line HIGH to enable the master to generate a STOP
condition.
Fig 12. Acknowledgement on the I
RECEIVER
SLAVE
SCL from master
by transmitter
data output
by receiver
data output
TRANSMITTER/
Rev. 01 — 2 October 2008
16-bit I
RECEIVER
condition
START
SLAVE
S
2
C-bus and SMBus, level translating, low voltage GPIO
2
C-bus
TRANSMITTER
1
MASTER
2
TRANSMITTER/
RECEIVER
MASTER
acknowledgement
not acknowledge
SLAVE
clock pulse for
acknowledge
8
MULTIPLEXER
PCA9575
© NXP B.V. 2008. All rights reserved.
002aaa987
I
2
9
C-BUS
002aaa966
21 of 37

Related parts for pca9575