tda5251f1 Infineon Technologies Corporation, tda5251f1 Datasheet - Page 19

no-image

tda5251f1

Manufacturer Part Number
tda5251f1
Description
Ask/fsk 315mhz Wireless Transceiver
Manufacturer
Infineon Technologies Corporation
Datasheet
Confidential
2.4.5
The Phase Locked Loop synthesizer consists of two VCOs (i.e. transmit and receive VCO), a
divider by 4, an asynchronous divider chain with selectable overall division ratio, a phase detector
with charge pump and a loop filter and is fully implemented on-chip. The VCOs are including spiral
inductors and varactor diodes. The center frequency of the transmit VCO is 630MHz, the center
frequency of the receive VCO is 840MHz.
Generally in receive mode the relationship between local oscillator frequency f osc , the receive RF
frequency f RF and the IF frequency f IF and thus the frequency that is applied to the I/Q Mixers is
given in the following formula:
The VCO signal is applied to a divider by 2 and afterwards by 4 which is producing approximately
105MHz signals in quadrature. The overall division ratio of the divider chain following the divider by
2 and 4 is 6 in transmit mode and 8 in receive mode as the nominal crystal oscillator frequency is
13.125MHz. The division ratio is controlled by the RxTx pin (pin 5) and the D10 bit in the CONFIG
register.
2.4.6
The I/Q IF to zero-IF mixers are followed by baseband 6
RF-channel filtering.
Figure 2-3
The bandwidth of the filters is controlled by the values set in the filter-register. It can be adjusted
between 50 and 350kHz in 50kHz steps via the bits D1 to D3 of the LPF register (subaddress 03H).
Preliminary Specification
PLL Synthesizer
I/Q Filters
One I/Q Filter stage
INTERNAL BUS
f
osc
2
=
4/3
19
f
RF
=
OP
f 4
IF
th
order low pass filters that are used for
Functional Description
[2 – 1]
TDA5251 F1
Version 1.0
2003-02-18
iq_filter.wmf

Related parts for tda5251f1