lpc2388 NXP Semiconductors, lpc2388 Datasheet - Page 23

no-image

lpc2388

Manufacturer Part Number
lpc2388
Description
Single-chip 16-bit/32-bit Microcontroller; 512 Kb Flash With Isp/iap, Ethernet, Usb 2.0 Device/host/otg, Can, And 10-bit Adc/dac
Manufacturer
NXP Semiconductors
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
lpc2388FBD
Manufacturer:
NXP
Quantity:
10 000
Part Number:
lpc2388FBD144
Manufacturer:
OMRON
Quantity:
5 000
Part Number:
lpc2388FBD144
Manufacturer:
KYCOERA
Quantity:
300
Part Number:
lpc2388FBD144
Manufacturer:
PHILIPS/
Quantity:
897
Part Number:
lpc2388FBD144
0
Company:
Part Number:
lpc2388FBD144
Quantity:
200
Company:
Part Number:
lpc2388FBD144
Quantity:
17
Part Number:
lpc2388FBD144,551
Quantity:
9 999
Part Number:
lpc2388FBD144,551
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Part Number:
lpc2388FBD144,551
Manufacturer:
NXP
Quantity:
1 000
Part Number:
lpc2388FBD144,551
Manufacturer:
NXP
Quantity:
6 860
Part Number:
lpc2388FBD144,551
Manufacturer:
NXP
Quantity:
440
Part Number:
lpc2388FBD144,551
Manufacturer:
NXP
Quantity:
2 940
Part Number:
lpc2388FBD144.551
Manufacturer:
NXP/恩智浦
Quantity:
20 000
NXP Semiconductors
LPC2388_0
Preliminary data sheet
7.11.1.1 Features
7.11.2.1 Features
7.11.1 USB device controller
7.11.2 USB Host Controller
7.11 USB interface
The Universal Serial Bus (USB) is a 4-wire bus that supports communication between a
host and one or more (up to 127) peripherals. The Host Controller allocates the USB
bandwidth to attached devices through a token-based protocol. The bus supports hot
plugging and dynamic configuration of the devices. All transactions are initiated by the
Host Controller.
The LPC2388 USB interface includes a device, Host, and OTG Controller. Details on
typical USB interfacing solutions can be found in
The device controller enables 12 Mbit/s data exchange with a USB Host Controller. It
consists of a register interface, serial interface engine, endpoint buffer memory, and a
DMA controller. The serial interface engine decodes the USB data stream and writes data
to the appropriate endpoint buffer. The status of a completed USB transfer or error
condition is indicated via status registers. An interrupt is also generated if enabled. When
enabled, the DMA controller transfers data between the endpoint buffer and the USB
RAM.
The Host Controller enables full- and low-speed data exchange with USB devices
attached to the bus. It consists of register interface, serial interface engine and DMA
controller. The register interface complies with the OHCI specification.
Fully compliant with USB 2.0 specification (full speed).
Supports 32 physical (16 logical) endpoints with a 4 kB endpoint buffer RAM.
Supports Control, Bulk, Interrupt and Isochronous endpoints.
Scalable realization of endpoints at run time.
Endpoint Maximum packet size selection (up to USB maximum specification) by
software at run time.
Supports SoftConnect and GoodLink features.
While the USB is in the Suspend mode, the LPC2388 can enter one of the reduced
power modes and wake up on USB activity.
Supports DMA transfers with the DMA RAM of 16 kB on all non-control endpoints.
Allows dynamic switching between CPU-controlled and DMA modes.
Double buffer implementation for Bulk and Isochronous endpoints.
OHCI compliant.
Two downstream ports.
Supports per-port power switching.
Rev. 00.02 — 28 January 2008
Section
11.1.
Fast communication chip
LPC2388
© NXP B.V. 2008. All rights reserved.
23 of 57

Related parts for lpc2388