mt9v112 Micron Semiconductor Products, mt9v112 Datasheet - Page 24

no-image

mt9v112

Manufacturer Part Number
mt9v112
Description
1/6-inch Soc Vga Cmos Digital Image Sensor
Manufacturer
Micron Semiconductor Products
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MT9V112
Manufacturer:
MICRON
Quantity:
20
Part Number:
mt9v112I2ASTC ES
Manufacturer:
MICRON
Quantity:
5
T able 9:
09005aef8154a39d/09005aef8175e6cc
MT9V112_2.fm- Rev. A 1/05 EN
Bit 1
Bit 0
R72:1—0x148 - T est Pattern Generator control (R/W)
Default
Description
Bit 7
Bits 2:0
R153:1—0x199 – Line Counter (R/O)
Default
Description
Bits 15:0
R154:1—0x19A – Frame Counter (R/O)
Default
Description
Bits 15:0
R155:1—0x19B – Output Format Control 2—Context B (R/W)
Default
Description
Bit 14
Bit 13
Bit 12
Bit 11
Bit 10
Bit 9
Bit 8
Bits 7:6
Bits 5:4
Bit 3
Bit 2
Colorpipe Register Description (continued)
In YCbCr mode swap C and Y bytes. In RGB mode, swap odd and even bytes. See R155:1.
In YCbCr mode, swaps Cb and Cr channels. In RGB mode, swaps R and B channels. See R155:1.
0x0000
This register enables test pattern generation at the input of the image processor. Values greater than “0”
turn on the test pattern generator. The brightness of the flat-color areas depends on the value programmed
(from 6–1) in this register. The value 7 produces the color bar pattern. Value 0 selects the sensor image.
Test pattern selection.
1: Forces WB digital gains to 1.0.
0: Normal operation.
N/A
Use line counter to determine the number of the line currently being output.
Line count.
N/A
Use frame counter to determine the index of the frame currently being output.
Frame count.
0x0200
Output format control 2—context B.
Output processed Bayer data.
Reserved.
Reserved
Enables embedding Rec. ITU-R BT.656 synchronization codes to the output data. See R58:1.
Entire image processing is bypassed and raw bayer is output directly.
In YCbCr or RGB mode:
0: Normal operation, sensor core data flows through IFP.
1: Bypass IFP and output Imager data directly (full 10 bits). The image data still passes through the camera
interface FIFO and the 10 bits are formatted to two output bytes through the camera interface; i.e., 8 + 2.
Data rate is effectively the same as default 16-bit /per pixel modes. auto exposure/AWB, etc. still function
and control the sensor, though they are assuming some gain/correction through the colorpipe. See R58:1.
Inverts output pixel clock. By default, this bit it asserted and data is launched off the falling edge of PIXCLK
for capture by the receiver on the rising edge. See R58:1.
Enables RGB output.
0: Output YCbCr data.
1: Output RGB format data as defined by R155:1[7:6]. See R58:1.
RGB output format:
“00”
“01”
“10”
“11”
Test Ramp output:
“00”
“01”
“10”
“11”
Output RGB or YCbCr values are shifted 3 bits up. Use with R58:1[5:4] to test LCDs with low color depth.
Averages two nearby chrominance bytes. See R58:1
16-bit RGB565.
15-bit RGB555.
12-bit RGB444x.
12-bit RGBx444.
Off.
By column.
By row.
By frame.
24
SOC VGA DIGITAL IMAGE SENSOR
Micron Technology, Inc., reserves the right to change products or specificat ions wit hout not ice.
©2004 Micron Technology, Inc. All rights reserved.
PRELIMINARY
MT9V112

Related parts for mt9v112