FM24CL64_07 RAMTRON [Ramtron International Corporation], FM24CL64_07 Datasheet - Page 2

no-image

FM24CL64_07

Manufacturer Part Number
FM24CL64_07
Description
64Kb Serial 3V FRAM Memory
Manufacturer
RAMTRON [Ramtron International Corporation]
Datasheet
Pin Description
Rev. 3.1
Mar. 2005
Pin Name
A0-A2
SDA
SCL
WP
VDD
VSS
A0-A2
SCL
WP
SDA
Supply
Supply
Type
Input
Input
Input
`
I/O
Pin Description
Address 0-2. These pins are used to select one of up to 8 devices of the same type on
the same two-wire bus. To select the device, the address value on the three pins must
match the corresponding bits contained in the device address. The address pins are
pulled down internally.
Serial Data Address. This is a bi-directional line for the two-wire interface. It is
open-drain and is intended to be wire-OR’d with other devices on the two-wire bus.
The input buffer incorporates a Schmitt trigger for noise immunity and the output
driver includes slope control for falling edges. A pull-up resistor is required.
Serial Clock. The serial clock line for the two-wire interface. Data is clocked out of
the part on the falling edge, and in on the rising edge. The SCL input also
incorporates a Schmitt trigger input for noise immunity.
Write Protect. When tied to VDD, addresses in the entire memory map will be write-
protected. When WP is connected to ground, all addresses may be written. This pin
is pulled down internally.
Supply Voltage: 2.7V to 3.6V
Ground
Serial to Parallel
Counter
Control Logic
Converter
Figure 1. FM24CL64 Block Diagram
Address
Latch
FRAM Array
Data Latch
2,048 x 32
8
FM24CL64
Page 2 of 14

Related parts for FM24CL64_07