TS2GDOM40V TRANSCEND [Transcend Information. Inc.], TS2GDOM40V Datasheet - Page 34

no-image

TS2GDOM40V

Manufacturer Part Number
TS2GDOM40V
Description
40-Pin IDE Flash Module
Manufacturer
TRANSCEND [Transcend Information. Inc.]
Datasheet
Ultra DMA Data Burst Timing Descriptions
Notes:
(1) The parameters t
(2) 80-conductor cabling (see see ATA specification :Annex A)) shall be required in order to meet setup (t
(3) Timing for
(4) For all timing modes the parameter t
t
Name
2CYCTYP
t
t
Transcend Information Inc.
T
1
IORDYZ
ZIORDY
T
1
t
t
T
1
t
t
t
t
t
t
t
t
t
t
t
2CYC
DZFS
t
t
t
t
t
t
t
Burst Host Termination Timing), and t
(either sender or recipient) is waiting for the other agent to respond with a signal before proceeding.t
interlock that has no maximum time value. t
that has a defined maximum.
t
the Data and STROBE signals have the same capacitive load value. Due to reflections on the cable, these timing
measurements are not valid in a normally functioning system.
giving it a known state when released.
CYC
DVS
DVH
CVS
CVH
t
t
ZAH
ZAD
ENV
RFS
ACK
ZFS
t
t
MLI
DS
DH
CS
CH
RP
SS
CH
FS
AZ
UI
2
LI
r
2
r
2
r
a
) times in modes greater than 2.
a
a
8
8
8
n
n
n
M
M
M
s
s
s
Typical sustained average two cycle time
Cycle time allowing for asymmetry and clock variations (from STROBE edge to STROBE
edge)
Two cycle time allowing for clock variations (from rising edge to next rising edge or from
falling edge to next falling edge of STROBE)
Data setup time at recipient (from data valid until STROBE edge)
Data hold time at recipient (from STROBE edge until data may become invalid)
Data valid setup time at sender (from data valid until STROBE edge)
Data valid hold time at sender (from STROBE edge until data may become invalid)
CRC word setup time at device
CRC word hold time device
CRC word valid setup time at host (from CRC valid until -DMACK negation)
CRC word valid hold time at sender (from -DMACK negation until CRC may become invalid) 3
Time from STROBE output released-to-driving until the first transition of critical timing.
Time from data output released-to-driving until the first transition of critical timing.
First STROBE time (for device to first negate DSTROBE from STOP during a data in burst)
Limited interlock time
Interlock time with minimum
Unlimited interlock time
Maximum time allowed for output drivers to release (from asserted or negated)
Minimum delay time required for output
drivers to assert or negate (from released)
Envelope time (from -DMACK to STOP and -HDMARDY during data in burst initiation and
from DMACK to STOP during data out burst initiation)
Ready-to-final-STROBE time (no STROBE edges shall be sent this long after negation of
-DMARDY)
Ready-to-pause time (that recipient shall wait to pause after negating -DMARDY)
Maximum time before releasing IORDY
Minimum time before driving IORDY
Setup and hold times for -DMACK (before assertion or negation)
Time from STROBE edge to negation of DMARQ or assertion of STOP (when sender
terminates a burst)
B
B
B
t
c
c
c
DVS
e
e
e
~
~
~
,
n
n
n
t
UI
DVH
8
8
d
8
d
d
, t
G
G
MLI
G
, t
4
4
4
B
B
(in Page 19: Ultra DMA Data-In Burst Device Termination Timing and Page 20: Ultra DMA Data-In
CVS
B
0
0
0
-
-
-
P
and t
P
P
i
i
i
n
n
n
CVH
I
I
I
ZIORDY
D
D
D
shall be met for lumped capacitive loads of 15 and 40 pF at the connector where
LI
E
E
E
indicate sender-to-recipient or recipient-to-sender interlocks,i.e., one agent
F
F
may be greater than t
F
ML
l
l
l
a
a
I is a limited time-out that has a defined minimum. t
a
s
s
s
h
h
h
Comment
M
M
M
34
o
o
o
d
d
d
u
u
u
ENV
l
l
l
e
e
e
due to the fact that the host has a pull-up on IORDY-
LI
is a limited time-out
DS
UI
, t
is an unlimited
CS
) and hold (t
Notes
2,
2,
3
3
2
2
3
1
1
1
4,
Ver 1.7
DH
,

Related parts for TS2GDOM40V