IDT72V36102 IDT [Integrated Device Technology], IDT72V36102 Datasheet - Page 10

no-image

IDT72V36102

Manufacturer Part Number
IDT72V36102
Description
3.3 VOLT CMOS SyncBiFIFO-TM
Manufacturer
IDT [Integrated Device Technology]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
IDT72V36102L10PF
Manufacturer:
TI
Quantity:
1 400
Part Number:
IDT72V36102L10PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V36102L10PF8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V36102L10PFG
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V36102L10PFG8
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
Part Number:
IDT72V36102L15PF
Manufacturer:
IDT, Integrated Device Technology Inc
Quantity:
10 000
SIGNAL DESCRIPTION
RESET
a LOW pulse to RST1 and RST2 simultaneously. Afterwards, the FIFO
memories of the IDT72V3682/72V3692/72V36102 are reset separately by
taking their Reset (RST1, RST2) inputs LOW for at least four port-A Clock
(CLKA) and four port-B Clock (CLKB) LOW-to-HIGH transitions. The Reset
inputs can switch asynchronously to the clocks. A FIFO reset initializes the
internal read and write pointers and forces the Input Ready flag (IRA, IRB) LOW,
the Output Ready flag (ORA, ORB) LOW, the Almost-Empty flag (AEA, AEB)
LOW, and the Almost-Full flag (AFA, AFB) HIGH. Resetting a FIFO also forces
the Mailbox Flag (MBF1, MBF2) of the parallel mailbox register HIGH. After
a FIFO is reset, its Input Ready flag is set HIGH after two clock cycles to begin
normal operation.
value of the Flag Select (FS0, FS1) inputs for choosing the Almost-Full and
Almost-Empty offset programming method. (For details see Table 1, Flag
Programming, and the Programming the Almost-Empty and Almost-Full Flags
section). The relevant FIFO Reset timing diagram can be found in Figure 2.
FIRST WORD FALL THROUGH (FWFT)
between two possible timing modes: IDT Standard mode or First Word Fall
Through (FWFT) mode. Once the Reset (RST1, RST2) input is HIGH, a HIGH
on the FWFT input during the next LOW-to-HIGH transition of CLKA (for
FIFO1) and CLKB (for FIFO2) will select IDT Standard mode. This mode uses
the Empty Flag function (EFA, EFB) to indicate whether or not there are any
words present in the FIFO memory. It uses the Full Flag function (FFA, FFB)
to indicate whether or not the FIFO memory has any free space for writing. In
IDT Standard mode, every word read from the FIFO, including the first, must
be requested using a formal read operation.
during the next LOW-to-HIGH transition of CLKA (for FIFO1) and CLKB (for
FIFO2) will select FWFT mode. This mode uses the Output Ready function
(ORA, ORB) to indicate whether or not there is valid data at the data outputs
(A0-A35 or B0-B35). It also uses the Input Ready function (IRA, IRB) to indicate
whether or not the FIFO memory has any free space for writing. In the FWFT
mode, the first word written to an empty FIFO goes directly to data outputs, no
TABLE 1 — FLAG PROGRAMMING
NOTES:
1. X1 register holds the offset for AEB; Y1 register holds the offset for AFA.
2. X2 register holds the offset for AEA; Y2 register holds the offset for AFB.
3. If parallel programming is selected during a Master Reset, then FS0 & FS1 must remain LOW during FIFO operation.
IDT72V3682/72V3692/72V36102 3.3V CMOS SyncBiFIFO
16,384 x 36 x 2, 32,768 x 36 x 2 and 65,536 x 36 x 2
After power up, a Master Reset operation must be performed by providing
A LOW-to-HIGH transition on a FIFO Reset (RST1, RST2) input latches the
After Master Reset, the FWFT select function is active, permitting a choice
Once the Reset (RST1, RST2) input is HIGH, a LOW on the FWFT input
FS1
H
H
H
H
L
L
L
FS0
H
H
H
H
L
L
L
RST1
X
X
X
RST2
X
X
X
TM
Parallel programming via Port A
X1 AND Y1 REGlSTERS
10
read request necessary. Subsequent words must be accessed by performing
a formal read operation.
timing mode must remain static throughout FIFO operation. Refer to Figure 2
(Reset) for a First Word Fall Through select timing diagram.
ALMOST-EMPTY FLAG AND ALMOST-FULL FLAG OFFSET PROGRAMMING
Almost-Empty and Almost-Full flags. The port B Almost-Empty flag (AEB) Offset
register is labeled X1 and the port A Almost-Empty flag (AEA) Offset register is
labeled X2. The port A Almost-Full flag (AFA) Offset register is labeled Y1 and
the port B Almost-Full flag (AFB) Offset register is labeled Y2. The index of each
register name corresponds to its FIFO number. The offset registers can be
loaded with preset values during the reset of a FIFO or they can be programmed
from port A (see Table 1).
— PRESET VALUES
one of the three preset values listed in Table 1, at least one of the flag select inputs
must be HIGH during the LOW-to-HIGH transition of its reset input. For example,
to load the preset value of 64 into X1 and Y1, FS0 and FS1 must be HIGH when
FlFO1 Reset (RST1) returns HIGH. Flag offset registers associated with FIFO2
are loaded with one of the preset values in the same way with FIFO2 Reset
(RST2) toggled simultaneously with FIFO1 Reset (RST1). For preset value
loading timing diagram, see Figure 2.
— PARALLEL LOAD FROM PORT A
be reset simultaneously with FS0 and FS1 LOW during the LOW-to-HIGH
transition of the Reset inputs. It is important to note that once parallel programming
has been selected during a Master Reset by holding both FS0 & FS1 LOW, these
inputs must remain LOW during all subsequent FIFO operation. They can only
be toggled HIGH when future Master Resets are performed and other
programming methods are desired.
the FIFO memory but load the offset registers in the order Y1, X1, Y2, X2. The
port A data inputs used by the offset registers are (A10-A0), (A11-A0), or (A12-
A0) for the IDT72V3682, IDT72V3692, or IDT72V36102, respectively. The
Following Reset, the level applied to the FWFT input to choose the desired
Four registers in these devices are used to hold the offset values for the
FS0 and FS1 function the same way in both IDT Standard and FWFT modes.
To load the FIFO's Almost-Empty flag and Almost-Full flag Offset registers with
To program the X1, X2, Y1, and Y2 registers from port A, both FlFOs should
After this reset is complete, the first four writes to FIFO1 do not store data in
64
16
X
X
8
X
(1)
(3)
COMMERCIAL TEMPERATURE RANGE
Parallel programming via Port A
X2 AND Y2 REGlSTERS
64
16
X
X
X
8
(2)
(3)

Related parts for IDT72V36102