ADSP-21266SKBC-2B AD [Analog Devices], ADSP-21266SKBC-2B Datasheet - Page 11

no-image

ADSP-21266SKBC-2B

Manufacturer Part Number
ADSP-21266SKBC-2B
Description
SHARC Embedded Processor
Manufacturer
AD [Analog Devices]
Datasheet
PIN FUNCTION DESCRIPTIONS
ADSP-21266 pin definitions are listed below. Inputs identified
as synchronous (S) must meet timing requirements with respect
to CLKIN (or with respect to TCK for TMS, TDI). Inputs iden-
tified as asynchronous (A) can be asserted asynchronously to
CLKIN (or to TCK for TRST). Tie or pull unused inputs to
V
Table 3. Pin Descriptions
Pin
AD15
RD
WR
ALE
FLAG3
DDEXT
or GND, except for the following:
0
0
Type
I/O/T
O
O
O
I/O/A
State During and
After Reset
Rev. 0.1 silicon—
AD15
driven low both
during and after
reset.
Rev. 0.2 silicon—
AD15
three-stated and
pulled high both
during and after
reset.
Output only, driven
high
Output only, driven
high
Output only, driven
low
Three-state
1
1
1
0 pins are
0 pins are
Rev. B | Page 11 of 44 | May 2005
Function
Parallel Port Address/Data. The ADSP-21266 parallel port and its corresponding
DMA unit output addresses and data for peripherals on these multiplexed pins. The
multiplex state is determined by the ALE pin. The parallel port can operate in either
8-bit or 16-bit mode. Each AD pin has a 22.5 kΩ internal pull-up resistor. See
Data Modes on Page 14
For 8-bit mode: ALE is automatically asserted whenever a change occurs in the
upper 16 external address bits, A23
latch to retain the values of the A23
For 16-bit mode: ALE is automatically asserted whenever a change occurs in the
address bits, A15
values of the A15
SYSCTL register and disable the parallel port. See
the AD15
register, the IDP Channel 0 can use these pins for parallel input data.
Parallel Port Read Enable. RD is asserted low whenever the DSP reads 8-bit or
16-bit data from an external memory device. When AD15
remains deasserted.
Parallel Port Write Enable. WR is asserted low whenever the DSP writes 8-bit or
16-bit data to an external memory device. When AD15
deasserted.
Parallel Port Address Latch Enable. ALE is asserted whenever the DSP drives a
new address on the parallel port address pin. On reset, ALE is active high. However,
it can be reconfigured using software to be active low. When AD15
pin remains deasserted.
Flag Pins. Each FLAG pin is configured via control bits as either an input or output.
As an input, it can be tested as a condition. As an output, it can be used to signal
external peripherals. These pins can be used as an SPI interface slave select output
during SPI mastering. These pins are also multiplexed with the IRQx and the TIMEXP
signals.
In SPI master boot mode, FLAG0 is the slave select pin that must be connected to
an SPI EPROM. FLAG0 is configured as a slave select during SPI master boot. When
Bit 16 is set (=1) in the SYSCTL register, FLAG0 is configured as IRQ0.
When Bit 17 is set (=1) in the SYSCTL register, FLAG1 is configured as IRQ1.
When Bit 18 is set (=1) in the SYSCTL register, FLAG2 is configured as IRQ2.
When Bit 19 is set (=1) in the SYSCTL register, FLAG3 is configured as TIMEXP, which
indicates that the system timer has expired.
0 pins map to the flag pins. When configured in the IDP_PDAP_CTL
The following symbols appear in the Type column of
A = asynchronous, G = ground, I = input, O = output,
P = power supply, S = synchronous, (A/D) = active drive,
(O/D) = open drain, and T = three-state.
0; ALE is used in conjunction with an external latch to retain the
0. To use these pins as flags (FLAG15
• DAI_Px, SPICLK, MISO, MOSI, EMU, TMS,TRST, TDI
and AD15
resistors.)
for details of the AD pin operation.
0 (NOTE: These pins have internal pull-up
8; ALE is used in conjunction with an external
8.
Table 4 on Page 14
0 are flags, this pin remains
0) set (=1) Bit 20 of the
0 are flags, this pin
ADSP-21266
for a list of how
0 are flags, this
Table
Address
3:

Related parts for ADSP-21266SKBC-2B