LAN83C185_03 SMSC [SMSC Corporation], LAN83C185_03 Datasheet - Page 45

no-image

LAN83C185_03

Manufacturer Part Number
LAN83C185_03
Description
High Performance Single Chip Low Power 10/100 Ethernet Physical Layer Transceiver
Manufacturer
SMSC [SMSC Corporation]
Datasheet
High Performance Single Chip Low Power 10/100 Ethernet Physical Layer Transceiver (PHY)
Datasheet
SMSC LAN83C185
30.15:8
30.7:0
31.15
31.14
31.13
31.12
31.11:10
31.9:7
31.6
31.5
29.6
29.5
29.4
29.3
29.2
29.1
29.0
ADDRESS
ADDRESS
ADDRESS
Reserved
Reserved
Special
Autodone
Reserved
GPO[2:0]
Enable 4B5B
Reserved
INT6
INT5
INT4
INT3
INT2
INT1
Reserved
Reserved
Mask Bits
NAME
NAME
NAME
Table 5.50 Register 29 - Interrupt Source Flags (continued)
Table 5.52 Register 31 - PHY Special Control/Status
Table 5.51 Register 30 - Interrupt Mask
Do not write to this register. Ignore on read.
Must be set to 0
Auto-negotiation done indication:
0 = Auto-negotiation is not done or disabled (or not
1 = Auto-negotiation is done
General Purpose Output connected to signals
GPO[2:0]
0 = Bypass encoder/decoder.
1 = enable 4B5B encoding/decoding.
Write as 0, ignore on Read.
MAC Interface must be configured in MII mode.
1 = Auto-Negotiation complete
0 = not source of interrupt
1 = Remote Fault Detected
0 = not source of interrupt
1 = Link Down (link status negated)
0 = not source of interrupt
1 = Auto-Negotiation LP Acknowledge
0 = not source of interrupt
1 = Parallel Detection Fault
0 = not source of interrupt
1 = Auto-Negotiation Page Received
0 = not source of interrupt
Write as 0; ignore on read.
1 = interrupt source is enabled
0 = interrupt source is masked
active)
DATASHEET
DESCRIPTION
DESCRIPTION
DESCRIPTION
37
RO/
RO/
LH
RO/
LH
RO/
LH
RO/
LH
RO/
LH
RO/
LH
LH
RO
RW
MODE
RW
RW
RO
RW
RW
RW
RW
MODE
MODE
Rev. 0.6 (12-12-03)
DEFAULT
0
0
0
0
0
0
0
DEFAULT
0
0
DEFAULT
0
0
0
0
0
1
0

Related parts for LAN83C185_03