FDC37C665GT_07 SMSC [SMSC Corporation], FDC37C665GT_07 Datasheet - Page 98

no-image

FDC37C665GT_07

Manufacturer Part Number
FDC37C665GT_07
Description
High-Performance Multi-Mode Parallel Port Super I/O Floppy Disk Controllers
Manufacturer
SMSC [SMSC Corporation]
Datasheet
EPP 1.7 Write
The timing for a write operation (address or
data) is shown in timing diagram EPP 1.7 Write
Data or Address cycle.
active low when nWAIT is active low during the
EPP cycle. This can be used to extend the cycle
time.
nWAIT is inactive high.
Write Sequence of Operation
1.
2.
3.
4.
5.
6.
7.
The host sets PDIR bit in the control
register to a logic "0".
nWRITE.
The host selects an EPP register, places
data on the SData bus and drives nIOW
active.
The chip places address or data on PData
bus.
Chip asserts nDATASTB or nADDRSTRB
indicating that PData bus contains valid
information, and the WRITE signal is valid.
If
deasserted until the peripheral deasserts
nWAIT or a time-out occurs.
deasserts nDATASTB or nADDRSTRB and
latches the data from the SData bus for the
PData bus.
Chip may modify nWRITE, PDIR and
nPDATA in preparation of the next cycle.
When the host deasserts nI0W the chip
The write cycle can complete when
nWAIT
is
asserted,
IOCHRDY is driven
IOCHRDY
This asserts
is
98
EPP 1.7 Read
The timing for a read operation (data) is shown
in timing diagram EPP 1.7 Read Data cycle.
IOCHRDY is driven active low when nWAIT is
active low during the EPP cycle. This can be
used to extend the cycle time. The read cycle
can complete when nWAIT is inactive high.
Read Sequence of Operation
1.
2.
3.
4.
5.
6.
7.
8.
9.
The host sets PDIR bit in the control
register to a logic "1".
nWRITE and tri-states the PData bus.
The host selects an EPP register and drives
nIOR active.
Chip asserts nDATASTB or nADDRSTRB
indicating that PData bus is tri-stated, PDIR
is set and the nWRITE signal is valid.
If
deasserted until the peripheral deasserts
nWAIT or a time-out occurs.
The Peripheral drives PData bus valid.
The Peripheral deasserts nWAIT, indicating
that PData is valid and the chip may begin
the termination phase of the cycle.
When the host deasserts nI0R the chip
deasserts nDATASTB or nADDRSTRB.
Peripheral tri-states the PData bus.
Chip
nPDATA in preparation of the next cycle.
nWAIT
may modify nWRITE, PDIR
is
asserted,
This deasserts
IOCHRDY
and
is

Related parts for FDC37C665GT_07